1. Field of the Invention
This invention relates to a semiconductor device manufacturing method and apparatus to discretely divide a semiconductor wafer into semiconductor chips (semiconductor elements) after elements are formed in the semiconductor wafer and more particularly to a technique for discretely dividing the semiconductor wafer.
2. Description of the Related Art
Conventionally, when a semiconductor wafer on which elements have been formed is discretely divided to form semiconductor chips, mechanical cutting (dividing by cutting using a diamond blade or grindstone), dividing by forming cut grooves and breaking, dividing by breaking with distortions and scratches used as starting points by use of a scriber (refer to Jpn. Pat. Appln. KOKOKU Publication No. H05-54262, for example), cutting by application of a laser beam, dividing by use of a combination of application of a laser beam and distortion (refer to Jpn. Pat. Appln. KOKAI Publication No. P2002-192367, for example) and the like are used.
Alternatively, a dicing tape is affixed to the rear surface 11B of the semiconductor wafer 11, which is opposite to the element forming surface 11A, and the semiconductor wafer is cut (full cut) along the dicing lines or chip dividing lines by use of the diamond blade 12 in some cases.
However, in the mechanical cutting process such as the blade dicing process, cutting streaks (scratches or distortions) may occur on the side surface of the semiconductor chip as shown in
This applies to a case wherein scratches or distortions are formed by use of a scriber and the semiconductor wafer is divided by breaking and, as shown in
In the cutting process by application of a laser beam, occurrence of cutting streaks and chippings by mechanical cutting can be prevented, but distortions (damages) occur on the side surface of the semiconductor chip as shown in
Thus, in the conventional semiconductor device manufacturing method and apparatus, when the semiconductor wafer is cut and divided into discrete semiconductor chips, cutting streaks (scratches or distortions) may occur on the side surface of the semiconductor chip, damages by heat may occur, the characteristic of the semiconductor chip may be deteriorated, faults may occur and the resistance to bending or breaking may be lowered. Further, even if the semiconductor chip does not become faulty, cutting streaks and uneven portions caused by application of the laser beam will remain on the peripheral portion of the semiconductor chip and the shape and quality thereof are poor.
A semiconductor device manufacturing apparatus according to an aspect of the invention comprises etching equipment which etches a film formed on an element forming surface of a semiconductor wafer, thereby defining a dicing line or a chip-dividing line, damage forming equipment which forms damage layers used as starting points to divide a semiconductor wafer into discrete semiconductor chips, on a rear surface side of the semiconductor wafer which is opposite to the element forming surface, dividing equipment which divides the semiconductor wafer into discrete semiconductor chips with the damage layers used as the starting points, and a removing equipment which removes a rear surface portion of the semiconductor wafer to at least a depth where the damage layers are no more present.
According to another aspect of the present invention, there is provided a semiconductor device manufacturing apparatus comprising damage forming equipment which forms damage layers used as starting points to divide a semiconductor wafer into discrete semiconductor chips, on a rear surface side of the semiconductor wafer which is opposite to an element forming surface, hole-making equipment which makes holes in the semiconductor wafer along a dicing line or a chip-diving line so that the semiconductor wafer may be broken along the dicing line or the chip-dividing line, dividing equipment which divides the semiconductor wafer into discrete semiconductor chips with the damage layers used as the starting points, and a removing equipment which removes a rear surface portion of the semiconductor wafer to at least a depth where the damage layers are no more present.
According to still another aspect of the invention, there is provided a semiconductor device manufacturing method which comprises etching a film formed on an element forming surface of a semiconductor wafer, thereby defining a dicing line or a chip-dividing line, forming a damage layer used as starting points to divide a semiconductor wafer into discrete semiconductor chips, on a rear surface side of the semiconductor wafer which is opposite to the element forming surface, dividing the semiconductor wafer into discrete semiconductor chips with the damage layer used as the starting points, and removing a rear surface portion of the semiconductor wafer to at least a depth where the damage layer is no more present.
According to still another aspect of the invention, there is provided a semiconductor device manufacturing method which comprises forming damage layers used as starting points to divide a semiconductor wafer into discrete semiconductor chips, on a rear surface side of the semiconductor wafer which is opposite to an element forming surface, making holes in the semiconductor wafer along a dicing line or a chip-diving line so that the semiconductor wafer may be broken along the dicing line or the chip-dividing line, dividing the semiconductor wafer into discrete semiconductor chips with the damage layers used as the starting points, and removing a rear surface portion of the semiconductor wafer to at least a depth where the damage layers are no more present.
[First Embodiment]
FIGS. 5 to 9 show parts of a manufacturing process and parts of a manufacturing apparatus, for illustrating a semiconductor device manufacturing method and apparatus according to a first embodiment of the present invention.
First, as shown in
Next, as shown in
Next, as shown in
After this, as shown in
Next, as shown in
Then, the semiconductor chips 21-1, 21-2, 21-3, . . . picked up by use of a picker are mounted on lead frames or TAB tapes and sealed into resin or ceramic packages, respectively, to complete semiconductor devices.
According to the manufacturing method and the apparatus with the above configuration, since the grooves 24-1, 24-2, 24-3, . . . are formed in a region (discarding portion) which is to be removed in the back-side grinding process, the damage layers are not left behind on the semiconductor chips 21-1, 21-2, 21-3, . . . obtained after the back-side grinding process and occurrence of distortion of Si and minute cracks of the separation surface and edge portion can be prevented. Further, since the side surface of the semiconductor chip sealed into the package is a cleavage plane, uneven portions and scratches are not formed on the element forming surface and side surface of the semiconductor chip and the quality and shape thereof are good as shown in
Therefore, a deterioration in the characteristic of the semiconductor chip, occurrence of faults and a lowering in the resistance to bending or breaking can be suppressed.
[Second Embodiment]
FIGS. 11 to 15 sequentially shows parts of a manufacturing process and parts of a manufacturing apparatus, for illustrating a semiconductor device manufacturing method and apparatus according to a second embodiment of the present invention.
First, as shown in
Next, as shown in
Next, as shown in
After this, as shown in
Next, as shown in
Then, the semiconductor chips 21-1, 21-2, 21-3, . . . picked up by use of a picker are mounted on lead frames or TAB tapes and sealed into resin or ceramic packages, respectively, to complete semiconductor devices.
According to the apparatus with the above configuration and the manufacturing method, since the scratches or distortions 28-1, 28-2, 28-3, . . . are formed in a region (discarding portion) which is to be removed in the back-side grinding process, damage layers are not left behind after the back-side grinding process and occurrence of distortion of Si and minute cracks of the separation surface and edge portion can be prevented. Further, since the side surface of the semiconductor chip sealed into the package is a cleavage plane, uneven portions and scratches are not formed on the element forming surface and side surface of the semiconductor chip and the quality and shape thereof are good.
Therefore, a deterioration in the characteristic of the semiconductor chip, occurrence of faults and a lowering in the resistance to bending or breaking can be suppressed.
[Third Embodiment]
FIGS. 16 to 20 show parts of a manufacturing process and parts of a manufacturing apparatus, for illustrating a semiconductor device manufacturing method and apparatus according to a third embodiment of the present invention.
First, as shown in
Next, as shown in
Next, as shown in
After this, as shown in
Next, as shown in
Then, the semiconductor chips 21-1, 21-2, 21-3, . . . picked up by use of a picker are mounted on lead frames or TAB tapes and sealed into resin or ceramic packages, respectively, to complete semiconductor devices.
According to the apparatus with the above configuration and the manufacturing method, since the Si re-crystallization layers 30-1, 30-2, 30-3, . . . are formed in a region (discarding portion) which is to be removed in the back-side grinding process, damage layers are not left behind after the back-side grinding process and occurrence of distortion of Si and minute cracks of the separation surface and edge portion can be prevented. Further, since the side surface of the semiconductor chip sealed into the package is a cleavage plane, uneven portions and scratches are not formed on the element forming surface and side surface of the semiconductor chip and the quality and shape thereof are good.
Therefore, a deterioration in the characteristic of the semiconductor chip, occurrence of faults and a lowering in the resistance to bending or breaking can be suppressed.
[Fourth Embodiment]
In the fourth embodiment, silicon re-crystallization regions 30A-1, 30A-2, 30A-3, . . . are formed in a semiconductor wafer 21 by focusing a laser beam on the internal portion of the semiconductor wafer 21 and adjusting laser beam power when the laser beam is applied.
Thus, in a case where the silicon re-crystallization regions are formed in the semiconductor wafer, damage layers can be removed by setting up the relation of Δ6 <Δ2 when the depth of the re-crystallization regions 30A-1, 30A-2, 30A-3, . . . is Δ6 and the grinding amount is Δ2.
Therefore, the same operation and effect as those of the firs to third embodiments can be attained.
[Fifth Embodiment]
In the third and fourth embodiments, the silicon re-crystallization layers 30-1, 30-2, 30-3, . . . or 30A-1, 30A-2, 30A-3, . . . are formed in the semiconductor wafer 21 by irradiating the laser beam. However, there occurs a possibility that laser processing gives a bad influence on the semiconductor chip by generation of heat.
Therefore, in the fifth embodiment, the semiconductor wafer 21 is held by use of an ice chuck shown in
The ice chuck shown in
According to the manufacturing method and the apparatus with the above configuration, an influence of heat given to the semiconductor chip at the time of laser processing can be significantly reduced and occurrence of an operation failure of the semiconductor chip, for example, a degraded pause characteristic of a DRAM can be suppressed.
The ice chuck is not limited to the configuration containing the cooling bath 31 as shown in
The ice chuck using the Peltier element makes it easy to control temperatures and cool an object to a set temperature in a short period of time.
[Sixth Embodiment]
In the first to third embodiments, the semiconductor wafer is divided by cleavage and breaking. In the sixth embodiment, a dicing tape 22 is stretched in directions indicated by arrows in the drawing by use of stretching jigs 38-1, 38-2, 38-3, . . . to divide the semiconductor wafer by using grooves 24-1, 24-2, 24-3, . . . , scratches or distortions 28-1, 28-2, 28-3, . . . , re-crystallization layers 30-1, 30-2, 30-3, . . . , or re-crystallization layers 30A-1, 30A-2, 30A-3, . . . as starting points.
Thus, the semiconductor wafer 21 can be divided into discrete semiconductor chips 21-1, 21-2, 21-3, . . . by stretching the dicing tape 22.
[Seventh Embodiment]
FIGS. 26 to 31 illustrate a semiconductor device manufacturing apparatus and a semiconductor device manufacturing method, both according to a seventh embodiment of the invention. More precisely, these figures show a part of the apparatus and a part of the method.
First, the films covering the dicing lines and chip-dividing lines on the element forming surface 21A of a semiconductor wafer 21 are removed by etching such as RIE (Reactive Ion Etching) as is illustrated in
The thickness of these regions 39-1, 39-2, 39-3, . . . need not be controlled to a precise value, nonetheless. The major surface of the semiconductor wafer 21 may remain covered in some parts with, for example, the inter-layer insulating film. Alternatively, the major surface of the wafer 21 may be etched to some extent.
Thereafter, as shown in
Then, as
Next, the wafer 21 is broken as shown in
As
Subsequently, a pickup tape 26 attached to the wafer ring 26 is affixed to the rear surface 21B of the semiconductor wafer 21 as is illustrated in
The semiconductor elements 21-1, 21-2, 21-3, . . . are picked up by using a picker and mounted on lead frames or TAB tapes. The elements 21-1, 21-2, 21-3, . . . are then sealed in resin packages or ceramic packages. Thus, semiconductor devices are manufactured.
In the apparatus and method described above, the damage layers D-1, D-2, d-3, . . . are formed in that surface region of the semiconductor wafer 21, which will be removed by polishing the rear surface of the wafer 21. Hence, no damage layers will remain on the semiconductor elements 21-1, 21-2, 21-3, . . . obtained by breaking the wafer 21, the Si crystals will have no strain, and the surfaces and edges of each element will have no cracks. The element forming surface and sides of each element will have no scars, dents or projections, because the sides of the element are cleavage surfaces.
In each embodiment described above, not only the semiconductor (silicon) wafer 21, but also the various films on the major surface of the wafer 21 are completely cut. This is because those regions of the films which cover the dicing lines or chip dividing lines have been removed.
This prevents the semiconductor elements from being degraded in characteristics and from having defects or a decrease in anti-breaking strength.
As indicated above, the films covering the dicing lines or chip dividing lines are removed by etching from the semiconductor wafer before a dicing tape is affixed to the semiconductor wafer 21 on which semiconductor elements have already been formed. Instead, the films may be removed after the damage layers are formed and before the wafer is broken by cleavage.
[Eighth Embodiment]
In the eight embodiment, the semiconductor wafer 21 has through holes 40-1, 40-2, 40-3, . . . made at the intersections of the dicing lines or chip dividing lines. Thus, four holes are made at the four corners of each of the semiconductor elements 31-1, 21-2, 21-3, . . . by performing etching such as RIE on the wafer 21 or by applying a laser beam to the wafer 21. The through holes 40-1, 40-2, 40-3, . . . prevent cracks from developing in the element forming region when the wafer 21 is divided into chips.
The through holes 40-1, 40-2, 40-3, . . . may be made before the elements are formed, after the elements are formed, before the damage layers are formed, or after the damage layers are formed.
The other steps of manufacturing in the eighth embodiment are identical to those of any one of the first to seventh embodiments.
The eighth embodiment achieves the same advantages as the first to seventh embodiments. The achieves an additional advantage in that the through holes 40-1, 40-2, 40-3, . . . help to braking the wafer 21 along the dicing lines or the chip dividing lines. In other words, the wafer 21 is not broken in undesirable manners.
This prevents the semiconductor elements from being degraded in characteristics and from having defects or a decrease in anti-breaking strength.
Through holes may be made not only at the intersections of the dicing lines or chip dividing lines, but also at other points in the dicing or chip dividing lines. Further, more or less through holes than in the case shown in
[Ninth Embodiment]
In each of the above embodiments, a case where the wafer ring 25 is used when the pickup tape 26 is affixed is explained as an example. However, as shown in
This invention is not limited to the first to ninth embodiments and can be variously modified without departing from the technical scope thereof.
Various modifications are explained in detail below.
[Modification 1]
In the first to third embodiments, only the dicing tape 22 is affixed to the element forming surface 21A of the semiconductor wafer 21, but it is possible to affix a dicing tape 22 mounted on a wafer ring.
The wafer ring can be used depending on the configuration of the manufacturing apparatus or the like.
[Modification 2]
In the first to third embodiments, since scratches or chippings which may occur at the time of back-side grinding of the semiconductor chip can be removed with higher precision if the grinding surface is etched (for example, by dry etching, wet etching, gas etching, CMP) after back-side grinding, the resistance to bending or breaking at the time of picking-up of the semiconductor chip can be enhanced.
[Modification 3]
In the first to third embodiments, the rear surface portion of the semiconductor wafer can be removed only by etching if the amount of grinding of the rear surface portion is small.
[Modification 4]
The dividing direction of the semiconductor wafer can be set in a direction perpendicular to the rear surface of the wafer or in the same direction as the Si crystallization direction.
[Modification 5]
The damage layers such as the grooves 24-1, 24-2, 24-3, . . . , scratches or distortions 28-1, 28-2, 28-3, . . . , re-crystallization layers 30-1, 30-2, 30-3, . . . , or re-crystallization layers 30A-1, 30A-2, 30A-3, . . . are formed while the dicing tape is kept affixed to the element forming surface side of the semiconductor wafer. However, the damage layers can be formed without using the dicing tape, a protection tape 22 is affixed to the element forming surface 21A before the semiconductor wafer 21 is divided, and then the semiconductor wafer 21 can be divided by breaking and cleaving or by stretching the protection tape 22.
[Modification 6]
A case wherein the protection tape 22 is affixed to the element forming surface 21A side of the semiconductor wafer 21 is explained as an example, but it is possible to affix a protection member other than the tape. For example, adhesive resin is coated on the element forming surface 21A side and a protection plate or holding plate can be affixed to the resin.
[Modification 7]
A case wherein the pickup tape 26 is affixed and used instead of the dicing tape 22, and the discrete semiconductor chips 21-1, 21-2, 21-3, . . . are picked up is explained as an example. However, it is also possible to directly separate the semiconductor chips from the dicing tape 22 and pick up the semiconductor chips.
With the method and the apparatus of the configuration described in the first to seventh modifications, basically the same operation and effect can be attained as those of the first to ninth embodiments.
As described above, according to one aspect of this invention, it is possible to provide a semiconductor device manufacturing method and apparatus with which damages caused by heat or cutting streaks formed on the side surface of the semiconductor chip can be reduced, and a deterioration in the characteristic of the semiconductor chip, occurrence of faults and a lowering in the resistance to bending or breaking can be suppressed.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2003-004767 | Jan 2003 | JP | national |
2004-005549 | Jan 2004 | JP | national |
10317115.0 | Apr 2003 | DE | national |
This is a Continuation-in-Part application of U.S. patent application Ser. No. 10/390,900, filed Mar. 19, 2003, the entire contents of which are incorporated herein by reference. This application is based upon and claims the benefit of priority from prior Japanese Patent Applications No. 2003-004767, filed Jan. 10, 2003; and No. 2004-005549, filed Jan. 13, 2004, the entire contents of both of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 10390900 | Mar 2003 | US |
Child | 10846673 | May 2004 | US |