1. Field of the Invention
The present invention relates to a shallow trench isolation in DRAM and a manufacturing method thereof. In particular, the present invention relates to a shallow trench isolation in DRAM and a manufacturing method thereof having property of improvement on variability in data retention time.
2. Description of Related Art
Integrated circuits are developed in the trend of high-performance, small-size and low-power consuming; for example, various approaches have been taken to reduce the cell size of dynamic random access memory (DRAM) and improve the capability thereof. Usually, the DRAM cell or memory cell has a transistor, a capacitor and a peripheral circuit. In resent time, DRAM cell density has increased and the number of the DRAM cells on a DRAM chip is expected to exceed several gigabits data. As this DRAM cell density increases on the DRAM chip, it is necessary to reduce the area of each DRAM cell, while improving performance at the same time.
As DRAM cells are scaled to meet a chip size requirement for high storage capability, the retention time requirement is degraded. In other words, the performance and the manufacturing yield of DRAMs are degraded.
Variability in data retention time is a challenge for high quality DRAMs and variability in retention time poses serious reliability and operational problems in DRAMs. The variability in retention time is mainly caused by uncontrolled charge leakage from the DRAM cell. The charge leakage mechanism is resulted from cell side junction leakage, gate induced drain leakage and defect assisted leakage from the channel, and almost all the leakage are caused by various defects in silicon. For example, the unpredictable defects are created during plasma etching steps in DRAM processes and high plasma energy process may create permanent lattice defects in silicon, such as dislocations/slip planes.
On the other hand, shallow trench isolation (STI) is used for creating an isolation between DRAM active area and field and STI is formed by a deep trench etch using high energy plasma which leads to a very defective bottom and sidewalk in silicon. The induced crystal defects and imperfections create stress in STI corners and walls. Moreover, the etched deep trench is filled of dielectric materials which also add in to stress on the silicon lattice. Thus, the compressive stress at STI corners is also believed to be one of the causes for variability in retention time.
The above-mentioned leakage caused by lattice defects in silicon detrimentally impacts retention performance in the DRAM application. Thus, there is a need for DRAM having the reduced stress at STI corners to help in minimizing the variability in DRAM retention time.
One object of the instant disclosure is providing a STI structure and a manufacturing method thereof. The present invention may reduce lattice defects in silicon such as dislocations/slip planes, which is resulted from stress near STI. Therefore, the reduced stress at STI corners can certainly help in reducing the variability in DRAM retention time.
The instant disclosure provides a manufacturing method of STI in DRAM, comprising the following steps: step 1 is providing a substrate; step 2 is forming at least one trench in the substrate; step 3 is doping at least one of side portions and bottom portions of the trench with a dopant; step 4 is forming an oxidation inside the trench; and step 5 is providing a planarization step to remove the oxidation.
The method further includes a step of heating the substrate and the dopant in the step of doping at least one of side portions and bottom portions of the trench with a dopant or after the step of doping at least one of side portions and bottom portions of the trench with a dopant.
The instant disclosure provides a STI in DRAM including a substrate; at least one trench formed on a surface of the substrate and an oxidation filled in the trench and covering the dopant. The trench has a dopant in at least one of side portions and bottom portions thereof.
Preferably, the dopant is boron (B), carbon (C) or another element of group IV-A. The dopant dose is smaller than 1.5E14 ions/cm2. The doping energy of the dopant is smaller than 25 keV.
Moreover, the substrate is substantially comprises polysilicon and the oxidation substantially comprises tetraethyl orthosilicate (TEOS), phosphor-silicate glass (PSG) or un-doped silicon glass.
By applying the STI structure, the stress at STI corners are reduced; thus, the defects distribution, such as dislocations/slip planes near STI is modified. STI can be used for creating an isolation between DRAM active area and field, and the reduced stress at STI corners can certainly help in reducing the variability in DRAM retention time.
For further understanding of the present invention, reference is made to the following detailed description illustrating the embodiments and examples of the present invention. The description is for illustrative purpose only and is not intended to limit the scope of the claim.
Please refer to
Please refer to
Please refer to
Please refer to
According to the experimental results, dopant atoms at STI bottom or STI corners modify the defects distribution near STI which is resulted from reduced stress at STI bottom or STI corners. The present STI can be applied as an isolation structure between electrodes of DRAM and a significant reduction in variability in data retention time (>30%) can be achieved by only 1 additional implant process step, which is very important for DRAM quality and reliability.
The description above only illustrates specific embodiments and examples of the present invention. The present invention should therefore cover various modifications and variations made to the herein-described structure and operations of the present invention, provided they fall within the scope of the present invention as defined in the following appended claims.
Number | Date | Country | Kind |
---|---|---|---|
101108354 | Mar 2012 | TW | national |