Claims
- 1. A precursor structure for the fabrication of integrated circuits, comprising:
- a plurality of islands, separated from each other by unoxidized trenches which are no deper than 0.3 microns and vary in depth by no more than ten percent; and
- no implanted regions in the wafer.
- 2. A precursor wafer for the fabrication of integrated circuits, comprising:
- a network of trenchs which electrically insulate islands of substrate from each other, said trenches being no deeper than 0.3 microns and vary in depth by no more than ten percent; wherein said trenches are unoxidized trenches; and
- no implantation damage in the wafer.
- 3. A wafer according to claim 2 and further comprising a layer of epitaxial silicon in which the trenches are formed.
- 4. A precursor wafer for the fabrication of integrated circuits, comprising:
- a network of trenches which electrically insulate islands of substrate from each other, said trenches being no deeper than 0.3 microns and vary in depth by no more than ten percent, wherein said trenches are unoxidized trenches; and
- no implanted regions in the wafer.
- 5. A wafer according to claim 4 and further comprising a layer of epitaxial silicon in which the trenches are formed.
Parent Case Info
This is a continuation of application Ser. No. 08/455,592 filed on May 31, 1995, abandoned, which is a divisional of application Ser. No. 08/160,983 filed Dec. 1, 1993, abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
59-126664 |
Jul 1984 |
JPX |
61-89633 |
May 1986 |
JPX |
1-136328 |
May 1989 |
JPX |
Non-Patent Literature Citations (6)
Entry |
Silicon Processing for the VLSI Era; Stanley Wolf; vol. 2: Process Integration; 1990; pp. 211 and 273. |
Silicon Processing for the VLSI Era, Stanley Wolf; Voluem 2: Process Integratino; 1990; pp. 45-50. |
Recessed Oxide Isolation Having a Planar Surface; A.J. Jimenez; IBM Technical Disclosure Bulletin; vol. 26, No. 9; Feb. 1984; p. 4787. |
A Bird's-Beak-Free Sealed-Interface Local Oxidation Technology for Submicron Ultra-Large-Scale Integrated Circuits; V.K. Dwivedi; J. Electrochem. Soc., vol. 137, No. 8, Aug. 1990; pp. 2586-2588. |
Locos Devices; E. Kooi et al.; Philips Research Reports, Jun. 1971, Netherlands, vol. 26, NR. 3; pp. 166-180. |
Formation of Submicron Silicon-on-Insulator Structures by Lateral Oxidation of Substrate-Silicon Islandss; Susanne C. Arney et al; Journal of Vacuum Science & Technology B 6 (1); Jan./Feb. 1988; pp. 341-345. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
160983 |
Dec 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
455592 |
May 1995 |
|