The present embodiments relate to techniques for communicating information. More specifically, the present embodiments relate to circuits and methods for terminating signal lines using external termination and adaptive internal termination.
Memory controllers communicate signals containing data, addresses or commands, to one or more memory devices through signal lines. For the command/address signal lines, many memory systems (such as double-data-rate memory systems) use a daisy-chain or a fly-by topology, in which memory devices are coupled in parallel to multiple signal lines that are each terminated by a corresponding termination impedance. When communicating signals on a given command/address signal line in these memory systems, a separate termination voltage is often applied to the termination impedance (this is sometimes referred to as ‘stub series terminated logic’ or SSTL). This separate termination voltage is used because multiple memory devices share the given command/address signal line, and the impedances of these memory devices, which are coupled in parallel with the termination impedance, can modify the effective impedance of the given command/address signal line and, thus, the communicated electrical signals. Typically, the termination voltages are provided by an additional voltage regulator, which increases the cost of these memory systems.
This termination configuration (which is sometimes referred to as a split-termination) has comparable DC-power consumption and communication performance to SSTL, such as a comparable voltage margin or error rate. Moreover, as illustrated in
Referring back to
External impedance 126-1 may be a passive component, such as a resistor, that is external to memory controller 110-1, and which may be external to devices 124. Moreover, memory controller 110-1 may communicate the information without activating external impedance 126-1 prior to the communication, and without deactivating external impedance 126-1 after the communication (which is described further with reference to
Instead of ODT 118-1, the adjustable internal impedance in memory controller 110-1 may be implemented using one or more active components. This is shown in
As was the case in memory system 100 (
As an example, in an embodiment drivers 114 are activated during transmission of electrical signals to set the common-mode voltage, voltage swing and termination in memory system 140. During transmission of a logical 1, one of drivers 114-1 (such as driver UP1) may be activated and may have an impedance of 18Ω, and two of drivers 114-2 (such as drivers DN1 and DN2) may be activated and may have a parallel impedance of 18Ω. For example, the impedance of activated driver DN1 may be 24Ω, and the impedance of activated driver DN2 may be 72Ω. Similarly, during the transmission of a logical 0, one of drivers 114-2 (such as driver DN1) may be activated and may have an impedance of 24Ω. Moreover, external impedance 126-1 may be 90Ω. In this embodiment, the DC-power consumption when transmitting a logical 0 is 25 mW, and the DC-power consumption when transmitting a logical 1 is 37 mW (versus 34.4 mW for each with SSTL). In addition, the resulting eye pattern at a receiver in one of memory devices 124 has approximately the same reference voltage 210 (
While the preceding embodiments illustrate the split termination with external impedance 126-1 which is external to memory controllers 110 and memory devices 124, in other embodiments the external impedance may be included in one or more of memory devices 124. This is shown in
Various permutations and combinations of the preceding embodiments allow either or both of the adjustable internal impedance and the external impedance to include passive or active components. Thus, in another embodiment active components (such as drivers 114) are used to implement either or both of the external impedance and the adjustable internal impedance in memory system 180.
Moreover, while the preceding embodiments have illustrated the implementation of the split termination using adjustable internal impedance electrically coupled to GND 116 and the external impedance electrically coupled to VDD 112, in other embodiments this may be reversed. Thus, referring back to
However, in other embodiments a hybrid configuration is used. For example, in
In some embodiments, the adjustable internal impedance is implemented using a combination of a passive component (such as ODT 118-1 in
In principle, the external impedance can include both external impedance 126-1 and optional external impedance 126-2 (or ODT 118-3 and optional ODT 118-4 in
As noted in the example described previously, drivers 114 may have different strengths. Thus, drivers 114-1 may have different strengths than drivers 114-2. Alternatively or additionally, drivers within either or both of groups of drivers 114 (such as driver DN1 and DN2) may have different strengths. Moreover, drivers 114 may be current-mode or voltage-mode drivers. While the preceding embodiments illustrate single-ended signaling, in other embodiments the split-termination technique may be applied with differential signaling.
In addition to C/A signal lines, the split-termination technique can be applied to data (DQ) lines in memory systems.
These embodiments may include fewer components or additional components. Moreover, components can be combined into a single component and/or the position of one or more components can be changed. For example, ODT 314-1 may be electrically coupled to VDD 112 (instead of GND 116) and ODT 314-2 may be electrically coupled to GND 116 (instead of VDD 112). Note that the circuits described in the preceding embodiments can be disposed on one or more integrated circuits.
This embodiment may include fewer or additional operations. Moreover, two or more operations can be combined into a single operation and/or a position of one or more operations may be changed.
The preceding description has been presented to enable any person skilled in the art to make and use the disclosed embodiments, and was provided in the context of a particular application and its requirements. Various modifications to the disclosed embodiments will be readily apparent to those skilled in the art, and the general principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the present description. Thus, the present description is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed herein. Moreover, the foregoing descriptions of embodiments have been presented for purposes of illustration and description only. They are not intended to be exhaustive or to limit the present description to the forms disclosed. Accordingly, many modifications and variations will be apparent to practitioners skilled in the art. Additionally, the above disclosure is not intended to limit the present description. The scope of the present description is defined by the appended claims.
This application is a continuation of, and hereby claims priority under 35 U.S.C. §120 to, pending U.S. patent application Ser. No. 13/022,539, filed on 7 Feb. 2011, entitled “Signal Lines with Internal and External Termination,” by inventors Kyung Suk Oh, Woopoung Kim, Huy M. Nguyen and Eugene C. Ho. This application also claims priority under 35 U.S.C. §120 to U.S. patent application Ser. No. 12/555,886, filed on 9 Sep. 2009, which issued on 29 Mar. 2011 as U.S. Pat. No. 7,915,912, entitled “Signal Lines with Internal and External Termination,” by inventors Kyung Suk Oh, Woopoung Kim, Huy M. Nguyen and Eugene C. Ho, to which parent application Ser. No. 13/022,539 claims priority. This application further claims priority under 35 U.S.C. §119 to now-expired U.S. provisional application No. 61/099,646, entitled “Signal Lines with Internal and External Termination,” by Kyung Suk Oh, Woopoung Kim, Huy Nguyen and Eugene Ho, filed 24 Sep. 2008, to which parent application Ser. Nos. 13/022,539 and 12/555,886 claim priority.
Number | Name | Date | Kind |
---|---|---|---|
5313595 | Lewis et al. | May 1994 | A |
5382841 | Feldbaumer | Jan 1995 | A |
5548226 | Takekuma et al. | Aug 1996 | A |
5635852 | Wallace | Jun 1997 | A |
5650757 | Barber | Jul 1997 | A |
5821798 | Tonn, Jr. | Oct 1998 | A |
5831467 | Leung et al. | Nov 1998 | A |
5945886 | Millar | Aug 1999 | A |
6026456 | Ilkbahar | Feb 2000 | A |
6029216 | Hoglund et al. | Feb 2000 | A |
RE36789 | Mandel et al. | Jul 2000 | E |
6100713 | Kalb et al. | Aug 2000 | A |
6308232 | Gasbarro | Oct 2001 | B1 |
6347367 | Dell et al. | Feb 2002 | B1 |
6369605 | Bonella et al. | Apr 2002 | B1 |
6425097 | Elachkar et al. | Jul 2002 | B1 |
6587896 | Baldwin et al. | Jul 2003 | B1 |
6633178 | Wilcox et al. | Oct 2003 | B2 |
6636069 | Muljono | Oct 2003 | B1 |
6674648 | McCall et al. | Jan 2004 | B2 |
6674649 | McCall et al. | Jan 2004 | B2 |
6711027 | McCall et al. | Mar 2004 | B2 |
6918078 | McCall et al. | Jul 2005 | B2 |
7009863 | Khatri et al. | Mar 2006 | B2 |
7389369 | Janzen | Jun 2008 | B2 |
7398342 | Janzen | Jul 2008 | B2 |
7440340 | Hwang et al. | Oct 2008 | B2 |
7515487 | Seo et al. | Apr 2009 | B2 |
7525357 | Kuzmenka | Apr 2009 | B2 |
7692983 | Lee et al. | Apr 2010 | B2 |
7716401 | Lee | May 2010 | B2 |
7915912 | Oh et al. | Mar 2011 | B2 |
8130010 | Oh et al. | Mar 2012 | B2 |
20020118037 | Kim et al. | Aug 2002 | A1 |
20030020511 | Hirai et al. | Jan 2003 | A1 |
20030062966 | Abo et al. | Apr 2003 | A1 |
20030122575 | Jang et al. | Jul 2003 | A1 |
20030146775 | Levin et al. | Aug 2003 | A1 |
20030189441 | Nguyen | Oct 2003 | A1 |
20030234664 | Yamagata | Dec 2003 | A1 |
20040196064 | Garlepp | Oct 2004 | A1 |
20040264267 | Nishio et al. | Dec 2004 | A1 |
20050088200 | Takekuma et al. | Apr 2005 | A1 |
20050127940 | Takekuma et al. | Jun 2005 | A1 |
20050248362 | Choe | Nov 2005 | A1 |
20060001443 | Wang et al. | Jan 2006 | A1 |
20060053243 | David et al. | Mar 2006 | A1 |
20060062039 | Ruckerbauer et al. | Mar 2006 | A1 |
20060091900 | Kang et al. | May 2006 | A1 |
20060255829 | Kim et al. | Nov 2006 | A1 |
20070018683 | Takekuma et al. | Jan 2007 | A1 |
20070080707 | Brinkman et al. | Apr 2007 | A1 |
20070103190 | Kubo | May 2007 | A1 |
20070126464 | Vergis et al. | Jun 2007 | A1 |
Entry |
---|
Oh, Kyung Suk re U.S. Appl. No. 12/555,886, filed Sep. 9, 2009 re Office Action with mail date of Jun. 25, 2010. 8 Pages. |
Oh, Kyung Suk re U.S. Appl. No. 12/555,886, filed Sep. 9, 2009, re Response dated Oct. 25, 2010 to the Office Action dated Jun. 25, 2010. 13 pages. |
Oh, Kyung Suk, re U.S. Appl. No. 12/555,886, filed Sep. 9, 2009 re Notice of Allowance and Fee(s) Due with mail date of Nov. 18, 2010. 9 Pages. |
Oh, Kyung Suk, U.S. Appl. No. 13/022,539, filed Feb. 7, 2011 re Information Disclosure Statement dated on Apr. 1, 2011. 4 Pages. |
Oh, Kyung Suk, U.S Appl. No. 13/022,539, filed Feb. 7, 2011 re Preliminary Amendment dated May 13, 2011. 5 Pages. |
Oh, Kyung Suk, U.S. Appl. No. 13/022,539, filed Feb. 7, 2011 re Notice of Allowance and Fee(s) Due with mail date of May 18, 2011. 13 Pages. |
Oh, Kyung Suk, U.S. Appl. No. 13/022,539, filed Feb. 7, 2011 re Response Aug. 5, 2011 to the Notice of Allowance mailed May 18, 2011 includes a Request for Continued Examination. 12 Pages. |
Oh, Kyung Suk, U.S. Appl. No. 13/022,539, filed Feb. 7, 2011, Notice of Allowance and Fee(s) Due mailed Sep. 12, 2011. 11 pages. |
Number | Date | Country | |
---|---|---|---|
20120081146 A1 | Apr 2012 | US |
Number | Date | Country | |
---|---|---|---|
61099646 | Sep 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13022539 | Feb 2011 | US |
Child | 13316046 | US | |
Parent | 12555886 | Sep 2009 | US |
Child | 13022539 | US |