K. W. Choi et al, "CMOS Process for Titanium Salicide Bridging of a Trench and Simultaneously Allowing for True Gate Isolation," IBM Technical Disclosure Bulletin, Aug. 86, vol. 29, No. 3, pp. 1037-1038. |
S. P. Murarka, "Refractory Silicides for Low Resistivity Gates and InterConnects," IEDM Digest of Technical Papers 1979, pp. 454-457. |
S. Roberts, "Salicide Process for Silicide Wiring by CVD," IBM Technical Disclosure Bulletin, Jan. 84, vol. 26, No. 8, pp. 4338. |
N. J. Jones et al, "Salicide with Buried Silicide Layer," IBM Technical Disclosure Bulletin, Jul. 84, vol. 27, No. 2, pp. 1044-1045. |
C. Y. Ying, "Silicide for Contacts and Interconnects," IEDM Digest of Technical Papers 1984, pp. 110-113. |
H. Okabayashi et al, "Low Resistance MOS Technology Using Self-Aligned Refractory Silicidation," IEEE Transactions on Electronc Devices, Sep. 1984, vol. ED-31, No. 9, pp. 1329-1334. |
R. A. Haken, "Application of the Self-Aligned Titanium Silicide Process to Very Large-Scale Integrated N-Metal-Oxide-Semiconductor and Complementary Metal-Oxide-Semiconductor Technologies," Journal of Vacuum Science & Technology B, Nov./Dec. 1985, vol. 3, No. 6, pp. 1657-1663. |
B. A. Movchan et al, "Study of the Structure and Properties of Thick Vacuum Condensates of Nickel, Titanium, Tungsten, Aluminum Oxide and Zirconium Dioxide," Fiz. Metal Metalloued., 28 1969, vol. 4, pp. 83-90. |
IBM Tech. Disc. Bull., vol. 29, No. 5, Oct. 1986, "High Density Vertical DRAM Cell", pp. 2335-2340. |