Claims
- 1. A method for forming contacts to p- and n-channel self-aligned polysilicon gate MOSFETs comprising:
- (a) providing a silicon wafer having at least one p-channel self aligned polysilicon gate MOSFET and at least one n-channel self-aligned polysilicon gate MOSFET formed within and upon its surface, said at least one p-channel self aligned polysilicon gate MOSFET and said at least one n-channel self-aligned polysilicon gate MOSFET having impurity doped source/drain active areas and polysilicon gate electrodes with adjacent insulative sidewall spacers;
- (b) Implanting silicon atoms into said silicon wafer thereby forming amorphous regions on said source/drain areas and said gate electrodes;
- (c) implanting arsenic atoms into said amorphous regions thereby forming arsenic doped regions and wherein said arsenic doped regions lie within said amorphous regions;
- (d) depositing a metal layer on said silicon wafer;
- (e) depositing a protective layer over said metal layer;
- (f) performing a first thermal anneal of said silicon wafer whereby a portion of said metal layer reacts with said polysilicon layer to form a silicide;
- (g) etching said wafer with an aqueous etchant thereby removing said protective layer and residual said metal layer;
- (h) performing a second thermal anneal of said silicon wafer;
- (i) depositing an insulative layer over said silicon wafer;
- (j) etching contact openings in said insulative layer; and
- (k) depositing a conductive material into said openings thereby forming contacts.
- 2. The method of claim 1 wherein said silicon atoms are implanted at a dose of between about 1.times.10.sup.14 and 2.times.10.sup.15 atoms per cm.sup.2 and at an energy of between about 20 and 50 keV.
- 3. The method of claim 1 wherein said arsenic atoms are implanted at a dose of between about 5.times.10.sup.13 and 5.times.10.sup.14 atoms per cm.sup.2 and at an energy of between about 5 and 10 keV.
- 4. The method of claim 1 wherein said metal layer is selected from the group consisting of titanium, cobalt, molybdenum, and tungsten.
- 5. The method of claim 1 wherein said protective layer is titanium nitride.
- 6. The method of claim 1 wherein said metal layer is deposited at a thickness of between about 275 and 400 Angstroms and said protective layer is deposited at a thickness of 200 Angstroms or thereabout.
- 7. The method of claim 1 wherein said first thermal anneal is performed by rapid thermal annealing at a temperature between about 675 and 740.degree. C. for a period of between about 10 and 40 seconds in an ambient of nitrogen.
- 8. The method of claim 1 wherein said second thermal anneal is performed by rapid thermal annealing at a temperature between about 830.degree. C. and 950.degree. C. for a period of between about 10 and 40 seconds.
- 9. A method for forming a polycide gate electrode comprising:
- (a) providing a silicon wafer having an active area;
- (b) forming a gate oxide;
- (c) forming a polysilicon gate electrode on said gate oxide;
- (b) Implanting silicon atoms into said silicon wafer thereby forming an amorphous region on said polysilicon gate electrode;
- (c) implanting arsenic atoms into said amorphous region thereby forming an arsenic doped region, wherein said arsenic doped region is confined within said amorphous region;
- (d) depositing a metal layer on said silicon wafer;
- (e) depositing a protective layer over said metal layer;
- (f) performing a first thermal anneal of said silicon wafer whereby a portion of said metal layer reacts with said polysilicon gate electrode forming a silicide;
- (g) etching said wafer with an aqueous etchant, thereby removing said protective layer and residual said metal layer and forming a polycide gate electrode; and
- (h) performing a second thermal anneal of said silicon wafer.
- 10. The method of claim 9 wherein said silicon atoms are implanted at a dose of between about 1.times.10.sup.14 and 2.times.10.sup.15 atoms per cm.sup.2 and at an energy of between about 20 and 50 keV.
- 11. The method of claim 9 wherein said arsenic atoms are implanted at a dose of between about 5.times.10.sup.13 and 5.times.10.sup.14 atoms per cm.sup.2 and at an energy of between about 5 and 10 keV.
- 12. The method of claim 9 wherein said metal layer is selected from the group consisting of titanium, cobalt, molybdenum, and tungsten.
- 13. The method of claim 9 wherein said protective layer is titanium nitride.
- 14. The method of claim 9 wherein said metal layer is deposited at a thickness of between about 275 and 400 Angstroms and said protective layer is deposited at a thickness of 200 Angstroms or thereabout.
- 15. The method of claim 9 wherein said first thermal anneal is performed by rapid thermal annealing at a temperature between about 675 and 740.degree. C. for a period of between about 10 and 40 seconds in an ambient of nitrogen.
- 16. The method of claim 9 wherein said second thermal anneal is performed by rapid thermal annealing at a temperature between about 830 and 950.degree. C. for a period of between about 10 and 40 seconds.
- 17. The method of claim 9 wherein the width of said polycide electrode is less than 1 micron.
- 18. A method for forming conductive polycide lines comprising:
- (a) providing a silicon wafer having an insulative layer;
- (b) forming a polysilicon line on said insulative layer;
- (c) Implanting silicon atoms into said polysilicon line thereby forming an amorphous region;
- (d) implanting arsenic atoms into said amorphous region thereby forming an arsenic doped region, wherein said arsenic doped region is confined within said amorphous region;
- (e) depositing a metal layer on said silicon wafer;
- (f) depositing a protective layer over said metal layer;
- (g) performing a first thermal anneal of said silicon wafer whereby a portion of said metal layer reacts with said polysilicon line forming a silicide;
- (h) etching said wafer with an aqueous etchant, thereby removing said protective layer, said residual metal layer and forming a polycide line; and
- (i) performing a second thermal anneal of said silicon wafer.
- 19. The method of claim 18 wherein said silicon atoms are implanted at a dose of between about 1.times.10.sup.14 and 2.times.10.sup.15 atoms per cm.sup.2 and at an energy of between about 20 and 50 keV.
- 20. The method of claim 18 wherein said arsenic atoms are implanted at a dose of between about 5.times.10.sup.13 and 5.times.10.sup.14 atoms per cm.sup.2 and at an energy of between about 5 and 10 keV.
- 21. The method of claim 18 wherein said metal layer is selected from the group consisting of titanium, cobalt, molybdenum, and tungsten.
- 22. The method of claim 18 wherein said protective layer is titanium nitride.
- 23. The method of claim 18 wherein said metal layer is deposited at a thickness of between about 275 and 400 Angstroms and said protective layer is deposited at a thickness of 200 Angstroms or thereabout.
- 24. The method of claim 18 wherein said first thermal anneal is performed by rapid thermal annealing at a temperature between about 675 and 740.degree. C. for a period of between about 10 and 40 seconds in an ambient of nitrogen.
- 25. The method of claim 18 wherein said second thermal anneal is performed by rapid thermal annealing at a temperature between about 830 and 950.degree. C. for a period of between about 10 and 40 seconds.
- 26. The method of claim 18 wherein the width of said polycide line is less than 1 micron.
RELATED PATENT APPLICATION
Ser. No. 09/151,952, F/D Sep. 11, 1998, "GERMANIUM AND ARSENIC DOUBLE IMPLANTED PRE-AMORPHIZATION PROCESS FOR SALICIDE TECHNOLOGY", S. Z Chang, C. C. Tsai, S. K. Lin, and C. M. Yang, assigned to a common assignee.
US Referenced Citations (13)
Non-Patent Literature Citations (2)
Entry |
C.Y. Chang, "ULSI Technology", The McGraw-Hill Companies, Inc. p397-402, 1996. |
S.Wolf et al, "Silicon Processing For The VLSI Era"vol. 1, Lattice Press, Sunset Beach,CA,1986,p293-294. |