Claims
- 1. A silicon layer having a highly granulated surface for use in a semiconductor device, said silicon layer comprising:
- a first insulating layer formed on a substrate for electrical insulation; and
- a first silicon layer formed on said first insulating layer and having a highly granulated surface prepared by depositing a second insulating layer on the substrate, performing an ion-implanting process on the second insulating layer, depositing a second silicon layer on the second insulating layer which simultaneously unevenly etches away the second insulating layer to form a plurality of pin holes in the second insulating layer exposing the first silicon layer thereunder at each pin hole, etching the second silicon layer to expose the second insulating layer and the first silicon layer exposed at each pin hole of the plurality of pin holes formed in the second insulating layer, etching the first silicon layer exposed by the plurality of pin holes in the second insulating layer to form a plurality of cavities in the first silicon layer, and removing the second insulating layer while simultaneously deepening each cavity of the plurality of cavities.
- 2. The silicon layer of claim 1 which further includes an additional silicon layer formed on said first silicon layer to provide a damage protected and highly granulated surfaced silicon layer with an increased surface area.
- 3. A silicon layer having a highly granulated surface for use in a semiconductor device, said silicon layer prepared by a process comprising the steps of:
- sequentially depositing a first insulating layer, a first silicon layer and a second insulating layer on the substrate;
- performing an ion-implanting process on the second insulating layer;
- depositing a second silicon layer on the second insulating layer which simultaneously unevenly etches away the second insulating layer formed a plurality of pin holes in the second insulating layer to expose the first silicon layer thereunder at each pin hole;
- etching the second silicon layer to expose the second insulating layer and the first silicon layer exposed at each pin hole of the plurality of pin holes formed in the second insulating layer;
- etching the first silicon layer exposed by the plurality of pin holes in the second insulating layer to form a plurality of cavities in the first silicon layer; and
- removing the second insulating layer while simultaneously deepening each cavity of the plurality of cavities.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 90-9260 |
Jun 1990 |
KRX |
|
Parent Case Info
This is a division of application Ser. No. 07/716,901 filed Jun. 18, 1991 and now U.S. Pat. No. 5,149,676.
US Referenced Citations (3)
| Number |
Name |
Date |
Kind |
|
5043780 |
Fazan et al. |
Aug 1991 |
|
|
5084405 |
Fazan et al. |
Jan 1992 |
|
|
5136533 |
Harari |
Aug 1992 |
|
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 2068286 |
Aug 1981 |
GBX |
Non-Patent Literature Citations (3)
| Entry |
| Japanese Journal of Applied Physics, vol. 16, #1, pp. 175-176 by Matsuo et al. Jan. 1977. |
| Applied Physics Letters, vol. 35 #10, pp. 742-744 by Gittleman et al. Nov. 1979. |
| Applied Physics Letters, vol. 37 #7, pp. 653-655 by Craighead et al. Oct. 1980. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
716901 |
Jun 1991 |
|