Claims
- 1. A MOS technology power device comprising:
a semiconductor material layer of a first conductivity type; a conductive insulated gate layer covering the semiconductor material layer, the conductive insulated gate layer including a first insulating material layer above the semiconductor material layer, a conductive material layer above the first insulating material layer, and a second insulating material layer above the conductive material layer; a plurality of elementary flnctional units, each elementary functional unit including:
an elongated body region of a second conductivity type formed in the semiconductor material layer; an elongated window in the insulated gate layer above the elongated body region; a source region of the first conductivity type, disposed in the elongated body region and intercalated with a body portion of the elongated body region wherein no dopant of the first conductivity type is provided; a plurality of insulating material sidewall spacers, each one disposed above the body region at each elongated edge of the elongated window in the insulated gate layer; and a metal layer above the semiconductor material layer and the conductive insulated gate layer, contacting the body region and the source region through the elongated window of each elementary functional unit.
- 2. The MOS technology power device according to claim 1, wherein the first insulating material layer is an oxide layer, the conductive material layer is a polysilicon layer, and the second insulating material layer is a passivation layer.
- 3. The MOS technology power device according to claim 2, wherein the polysilicon layer is doped with a dopant so as to have a low resistivity.
- 4. The MOS technology power device according to claim 2, wherein the conductive insulated gate layer further comprises a silicide layer interposed between the polysilicon layer and the passivation layer.
- 5. The MOS technology power device according to claim 4, wherein the silicide layer is a cobalt silicide layer.
- 6. The MOS technology power device according to claim 1, wherein each elongated body region includes a central heavily doped elongated deep body region and two lateral lightly doped elongated channel regions, the central heavily doped elongated deep body region having elongated edges substantially aligned with elongated edges of the elongated window in the insulated gate layer.
- 7. The MOS technology power device according to claim 1, wherein each source region includes a plurality of source portions of the first conductivity type extending in a longitudinal direction of the elongated body region and intercalated in the longitudinal direction of the elongated body region with body portions of the elongated body region wherein no dopants of the first conductivity type are provided.
- 8. The MOS technology power device according to claim 7, wherein a length of the source portions is greater than a length of the body portions.
- 9. The MOS technology power device according to claim 8, wherein the source portions and the body portions of the elongated body region are substantially aligned in a direction transverse to the longitudinal direction of the elongated body region, respectively with the source portions and the body portions in body regions of adjacent elementary functional units.
- 10. The MOS technology power device according to claim 8, wherein the source portions and the body portions of the body stripe are substantially shifted in the longitudinal direction with respect to the source portions and the body portions in body regions of adjacent elementary functional units.
- 11. The MOS technology power device according to claim 7, wherein a length of the source portions is substantially equal to a length of the body portions.
- 12. The MOS technology power device according to claim 11, wherein the source portions and the body portions of the elongated body region are substantially aligned in a direction transverse to the longitudinal direction, respectively, with the body portions and the source portions of elongated body regions in adjacent elementary functional units.
- 13. The MOS technology power device according to claim 1, wherein the elongated body region comprises a first longitudinal half-stripe and a second longitudinal half-stripe merged together along a longitudinal edge of the first longitudinal half-stripe and the second longitudinal half-stripe, each half-stripe including a plurality of source portions of the first conductivity type intercalated in the longitudinal direction of each half-stripe with body portions of the half-stripe wherein no dopants of the first conductivity type are provided, the source portions and the body portions of the first longitudinal half-stripe being respectively aligned in a direction transverse to the longitudinal direction, respectively, with the body portions and the source portions of the second longitudinal half-stripe.
- 14. The MOS technology power device according to claim 13, wherein the source portions in each half stripe are substantially aligned in the transverse direction with the source regions in each corresponding half-stripe of the body stripes of adjacent elementary functional units.
- 15. The MOS technology power device according to claim 1, wherein the elongated body region includes a first longitudinal half-stripe and a second longitudinal half-stripe merged together along a longitudinal edge of the first longitudinal half-stripe and the second longitudinal half-stripe, the first longitudinal half-stripe including an elongated source portion of the first conductivity type extending in a longitudinal direction of the elongated body region for substantially an entire length of the elongated body region and the second longitudinal half-stripe extending in the longitudinal direction for substantially the entire length of the elongated body region and having no dopants of the first conductivity type.
- 16. The MOS technology power device according to claim 1, wherein the semiconductor material layer is superimposed over a semiconductor material substrate.
- 17. The MOS technology power device according to claim 16, wherein the semiconductor material layer is lightly doped, and the semiconductor material substrate is heavily doped.
- 18. The MOS technology power device according to claim 17, wherein the semiconductor material substrate is of the first conductivity type.
- 19. The MOS technology power device according to claim 17, wherein the semiconductor material substrate is of the second conductivity type.
- 20. The MOS technology power device according to claim 1, wherein the first conductivity type is N-type, and the second conductivity type is P-type.
- 21. The MOS technology power device according to claim 1, wherein the first conductivity type is P-type, and the second conductivity type is N-type.
- 22. A process for manufacturing a MOS technology power device, comprising the steps of:
forming a first insulating material layer over a semiconductor material of a first conductivity type; forming a first conductive material layer over the first insulating material layer; forming a second insulating material layer over the first conductive material layer; selectively removing the second insulating material layer and the first conductive material layer to open at least one elongated window therein, the elongated window having elongated edges; forming a body region of a second conductivity type in the semiconductor material layer under the elongated window; forming a source region of the first conductivity type in the body region and a body portion of the body region wherein no dopants of the first conductivity type are provided; forming insulating material sidewall spacers above the semiconductor material along the longitudinal edges of the elongated window; forming a second conductive material layer over the second insulating material layer, the second conductive material layer contacting the source region and the body region through the elongated window.
- 23. The process according to claim 22, wherein the step of forming the body region includes introducing a dopant of the second conductivity type into the semiconductor material through the elongated window while using the second insulating material layer as a mask.
- 24. The process according to claim 23, wherein the step of forming the body region includes implanting the dopant of the second conductivity type at a prescribed high energy and in a heavy dose, the high energy being sufficient to locate a peak concentration of the dopant of the second conductivity type at a prescribed distance from a surface of the semiconductor material; and thermally diffusing the dopant of the second conductivity in the semiconductor material type so that the body region comprises a central heavily doped elongated deep body region and two lateral lightly doped elongated channel regions, wherein elongated edges of the elongated deep body region are substantially aligned with the longitudinal edges of the elongated window.
- 25. The process according to claim 22, wherein the step of forming the body region includes:
implanting a first dopant of the second conductivity type into the semiconductor material through the elongated window using the second insulating material layer as a mask, with a first implant energy suitable to locate a peak dopant concentration of the first dopant substantially at a surface of the semiconductor material layer; implanting a second dopant of the second conductivity type into the semiconductor material layer through the elongated window using the second insulating material layer as a mask, with a second implant dose substantially higher than that of a dose of the first implant, a second implant energy being suitable to locate a peak dopant concentration of the second dopant at a prescribed distance from the surface of the semiconductor material layer; and thermally diffusing the first dopant and the second dopant in the semiconductor material so that the body region comprises a central heavily doped elongated deep body region and two lateral lightly doped elongated channel regions, wherein elongated edges of the central heavily doped deep body region are substantially aligned with the longitudinal edges of the elongated window.
- 26. The manufacturing process according to claim 22, wherein the first insulating material layer is a silicon dioxide layer, the first conductive material layer is a doped polysilicon layer, and the second insulating material layer is a passivation layer.
- 27. The process according to claim 22, wherein the step of selectively removing the second insulating material layer and the first conductive material layer to form the elongated window includes forming the elongated window having a width substantially equal to an optical resolution limit of a photolithographic apparatus used to selectively remove the second insulating layer and the first conductive material layer.
- 28. The process according to claim 22, wherein the first conductive material layer comprises a doped polysilicon layer and a silicide layer.
- 29. The manufacturing process according to claim 28, wherein the silicide layer is a cobalt silicide layer.
- 30. The process according to claim 22, wherein the step of opening the elongated window includes opening a plurality of the elongated windows substantially in parallel with one another, and wherein the step of forming the body region includes forming a plurality of body regions of the second conductivity type in the semiconductor material under the plurality of elongated windows.
- 31. The process according to claim 22, wherein the semiconductor material is a lightly doped layer epitaxially grown over a heavily doped semiconductor substrate.
- 32. The manufacturing process according to claim 31, wherein the semiconductor substrate is of the first conductivity type.
- 33. The manufacturing process according to claim 31, wherein the semiconductor substrate is of the second conductivity type.
- 34. The process according to claim 22, wherein the first conductivity type is N-type, and the second conductivity type is P-type.
- 35. The process according to claim 22, wherein the first conductivity type is P type, and the second conductivity type is N-type.
- 36. MOS-gated apparatus, comprising:
a semiconductor material of a first conductivity type; a plurality of body regions of a second conductivity type formed in a surface of the semiconductor material; a source region of the first conductivity type formed in a surface of each body region; an insulated gate layer disposed above the surface of the semiconductor material, the insulated gate layer having a plurality of windows in the insulating gate layer, each window in the insulating gate layer exposing a respective source region and a respective body region and having one dimension that is limited only by an optical resolution limit of a photolithographic apparatus used to define the window, the insulated gate layer including: a first insulating layer material disposed above the surface of the semiconductor material; a conductive layer disposed above the first insulating material layer; and a second insulating material layer disposed above the conductive layer; a plurality of sidewall spacers, each side wall spacer disposed at an edge of the insulated gate layer in a respective window in the insulated gate layer and sealing the edge of the insulated gate layer; and a metal layer disposed above the insulated gate layer and contacting each of the plurality of body regions and each of the plurality of source regions through the plurality of windows.
- 37. The MOS-gated apparatus as claimed in claim 36, wherein the insulated gate layer further comprises a silicide layer disposed above the conductive layer and beneath the second insulating material layer.
- 38. The MOS-gated apparatus as claimed in claim 36, wherein each body region is an elongated body region and includes a central heavily doped elongated deep body portion in which the respective source region is disposed and lateral lightly doped elongated regions disposed at lateral edges of the elongated body region and underneath the insulated gate layer, the lateral lightly doped elongated regions forming a channel region of the MOS-gated apparatus.
- 39. The MOS-gated apparatus as claimed in claim 36, wherein the body region is an elongated body region and each source region includes a plurality of source portions disposed along a length of the respective elongated body region which are intercalated with body portions of the respective elongated body region.
- 40. The MOS-gated apparatus as claimed in claim 39, wherein each source portion has a first length and each body portion has a second length, and wherein the first length of each source portion is greater than the second length of each body portion.
- 41. The MOS-gated apparatus as claimed in claim 40, wherein each source portion in one body region is substantially aligned in a direction transverse to a length of the body region with a respective source portion in each adjacent body region, and wherein each body portion within the body region is substantially aligned in the transverse direction with a respective body portion in each adjacent body region.
- 42. The MOS-gated apparatus as claimed in claim 40, wherein each source portion in one body region is shifted in a longitudinal direction of the body region with respect to a respective source region within each adjacent body region, and wherein each body portion within the body region is shifted in the longitudinal direction with respect to a respective body portion in each adjacent body region.
- 43. The MOS-gated apparatus as claimed in claim 39, wherein each source portion has a first length and each body portion has a second length, and wherein the first length is substantially equal to the second length.
- 44. The MOS-gated apparatus as claimed in claim 43, wherein each source portion in one body region is substantially aligned in a transverse direction to length of the body region with a respective body portion in each adjacent body region.
- 45. The MOS-gated apparatus as claimed in claim 36, wherein each body region is an elongated region, wherein the elongated body region includes a first elongated stripe and a second elongated stripe that are merged together along an elongated edge of each of the first elongated stripe and the second elongated stripe, each of the first elongated stripe and the second elongated stripe including a plurality of source portions and a plurality of body portions extending in a longitudinal direction of the first elongated stripe and the second elongated stripe, each source portion of the first elongated stripe being substantially aligned in a direction transverse to the longitudinal direction with each body portion of the second elongated stripe, and each body portion of the first elongated stripe being substantially aligned in the transverse direction with each source portion of the second elongated stripe.
- 46. The MOS-gated apparatus as claimed in claim 36, wherein each body region is an elongated region having a longitudinal direction and wherein each source region is an elongated region disposed in the elongated body region for substantially an entire length of the elongated body region.
- 47. A process for forming a MOS-gated apparatus, comprising the steps of:
providing a semiconductor substrate including a semiconductor material layer of a first conductivity type disposed over a highly doped semiconductor substrate; forming an insulated gate layer over a surface of the semiconductor material layer; selectively removing the insulated gate layer to provide a plurality of windows in the insulated gate layer exposing the semiconductor material layer beneath each window, wherein each window has a transverse dimension that is limited only by an optical resolution limit of a photolithographic apparatus used to form each window; forming a respective body region of a second conductivity type in the surface of the semiconductor material layer through the respective window in the insulated gate layer; forming a source region of the first conductivity type in each body region; forming a plurality of sidewall spacers, each sidewall space disposed along a lateral edge of each window in the insulated gate layer above the surface of the semiconductor material layer; and forming a metal layer above the insulated gate layer and above the semiconductor material layer and contacting each body region and each source region through each window in the insulated gate layer.
- 48. The process for forming the MOS-gated apparatus as claimed in claim 47, wherein the step of forming the source region includes the steps of:
depositing a photoresist layer over the surface of the semiconductor substrate; selectively exposing the semiconductor substrate to an energy source through a photolithographic mask; selectively removing the photoresist layer from the surface of the semiconductor substrate to form windows in the photoresist layer; and implanting dopants of the first conductivity type through the windows in the insulated gate layer and through the windows in the photoresist layer to form the source region within each body region.
- 49. The process for forming the MOS-gated apparatus as claimed in claim 48, wherein the step of forming the body region includes forming an elongated body region and wherein the step of forming the source region further includes forming a plurality of source portions in each elongated body region, the plurality of source portions being intercalated with a plurality of body portions of each elongated body region along a length of the elongated body region.
- 50. The process for forming the MOS-gated apparatus as claimed in claim 49, wherein the step of forming the source region further includes forming each source portion with a first length and forming each body portion with a second length, wherein the first length is greater than the second length.
- 51. The process for forming the MOS-gated apparatus as claimed in claim 50, wherein the step of forming the source region further includes forming each source portion within one elongated body region such that the source portion is substantially aligned in a direction transverse to the length of the elongated body region with a respective source portion in each adjacent elongated body region, and forming each body portion within the one elongated body region such that each body portion is substantially aligned in the transverse direction with a respective body portion in each adjacent elongated body region.
- 52. The process for forming the MOS-gated apparatus as claimed in claim 50, wherein the step of forming the source region further includes forming each source region within one elongated body region so that it is shifted in the elongated direction of the body region with respect to a respective source portion in each adjacent elongated body region, and forming each body portion within the one elongated body region such that each body portion is shifted in the elongated direction with respect to a respective body portion in the each adjacent elongated body region.
- 53. The process for forming the MOS-gated apparatus as claimed in claim 49, wherein the step of forming the source region further includes forming each source portion with a first length and forming each body portion with a second length, wherein the first length is substantially equal to the second length.
- 54. The process for forming the MOS-gated apparatus as claimed in claim 53, wherein the step of forming the source region further includes forming each source region within one elongated body region so that each source region is substantially aligned in a direction transverse to a length of the elongated body region with a respective body portion in each adjacent elongated body region, and forming each body portion within the one elongated body region such that each body potion is substantially aligned in the transverse direction with a respective source portion within each adjacent elongated body region.
- 55. The process for forming the MOS-gated apparatus as claimed in claim 48, wherein the step of forming each body region includes forming an elongated body region in the semiconductor material layer, and wherein the step of forming a source region in each body region further includes the steps of:
forming a first elongated stripe having a longitudinal dimension, including a plurality of source portions intercalated with a plurality of body portions along the longitudinal dimension for substantially an entire length of the elongated body region; and forming a second elongated stripe having a longitudinal dimension and a longitudinal edge that is merged with a longitudinal edge of the first elongated stripe, and including a plurality of body portions that are intercalated with a plurality of source portions along the longitudinal dimension such that each source portion of the first elongated stripe is substantially aligned in a direction transverse to the longitudinal dimension with a respective body portion of the second elongated stripe and such that each body portion of the first elongated stripe is substantially aligned in the transverse direction with a respective source portion of the second elongated stripe.
- 56. The process for forming the MOS-gated apparatus as claimed in claim 48, wherein the step of forming the body region includes forming an elongated body region and wherein the step of forming the source region includes forming an elongated source region for substantially an entire length of the elongated body region.
- 57. The process for forming the MOS-gated apparatus as claimed in claim 47, wherein the step of forming the body region includes selectively introducing a dopant of the second conductivity type into the semiconductor material layer through each window while using the insulated gate layer as a mask.
- 58. The process for forming the MOS-gated apparatus as claimed in claim 57, wherein the step of forming the body region includes forming an elongated body region by implanting the dopant of the second conductivity type at a prescribed high energy and in a heavy dose, the high energy being sufficient to locate a peak concentration of the dopant of the second conductivity at a prescribed distance from the surface of the semiconductor material layer; and
thermally diffusing the implanted dopant of the second conductivity type so that the body region comprises a central heavily doped deep body region and two lateral lightly doped channel regions, the central heavily doped deep body region having elongated edges substantially aligned with longitudinal edges of the window.
- 59. The process for forming the MOS-gated apparatus according to claim 47, wherein the step of forming the body region includes forming an elongated body region by the steps of:
implanting a first dopant of the second conductivity type into the semiconductor material layer through each window using the insulated gate layer as a mask, with a first implant energy suitable to locate a peak dopant concentration of the first dopant substantially at a surface of the semiconductor material layer; implanting a second dopant of the second conductivity type into the semiconductor material layer through each window using the insulated gate layer as a mask, with a second implant dose substantially higher than that of a dose of the first implant, a second implant energy being suitable to locate a peak dopant concentration of the second dopant at a prescribed distance from the surface of the semiconductor material layer; and thermally diffusing the dopant of the second conductivity in the semiconductor material so that the body region comprises a central heavily doped elongated deep body region and two lateral lightly doped elongated channel regions, wherein elongated edges of the elongated deep body region are substantially aligned with the longitudinal edges of the elongated window.
Priority Claims (1)
Number |
Date |
Country |
Kind |
95830454.5 |
Oct 1995 |
EP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 08/951,081, filed Oct. 15, 1997, which in turn is a division of application Ser. No. 08/739,466, filed Oct. 29, 1996, entitled SINGLE FEATURE SIZE MOS TECHNOLOGY POWER DEVICE, which prior applications are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08739466 |
Oct 1996 |
US |
Child |
09427236 |
Oct 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08951081 |
Oct 1997 |
US |
Child |
09427236 |
Oct 1999 |
US |