Claims
- 1. An electrically erasable programmable memory device comprising
- a body of single crystalline semiconductive material of a first conductivity type having a source and a drain;
- a first layer of insulating material on said body;
- a floating gate on said first layer of insulating material;
- a second layer of insulating material on said floating gate;
- a gate over said second layer of insulating material; and
- wherein said source is formed of a deep region of a first material and a shallower region of the first material and a second material, and the drain is formed of a shallow region of the second material; and further wherein the first material is selected to optimize capacitive coupling between the floating gate and the source, and the first and second materials are of a second conductivity type which is different from the first conductivity type of said body.
- 2. The device of claim 1 wherein the second layer of insulating material comprises a layer of thermal oxide and a layer of tantalum pentoxide.
- 3. The device of claim 1 wherein the first layer of insulating material comprises oxynitride.
- 4. The device of claim 2 wherein the first layer has a thickness between 100 and 200 angstroms.
- 5. The device of claim 2 wherein the floating gate comprises a material having small grain size.
- 6. The device of claim 1 wherein the second material is arsenic and the first material is phosphorous.
- 7. The device of claim 1 wherein the floating gate has symmetrical cross section relative to an axis normal to the body and which is uniformly spaced from the body.
- 8. The device of claim 7 wherein the gate has a symmetrical cross section relative to the normal axis.
- 9. The device of claim 2 wherein the layer of thermal oxide has a thickness of approximately 150 angstroms.
- 10. The device of claim 2 wherein the layer of tantalum pentoxide is approximately 500 angstroms thick.
- 11. The device of claim 2 wherein the layer of tantalum pentoxide is oxide rich.
Parent Case Info
This is a division of application Ser. No. 673,946, filed 11/21/84.
US Referenced Citations (8)
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 54-156483 |
Dec 1979 |
JPX |
| 54-156484 |
Dec 1979 |
JPX |
| 55-111173 |
Aug 1980 |
JPX |
| 58-17673 |
Jan 1983 |
JPX |
Non-Patent Literature Citations (1)
| Entry |
| Insulating Films on Semiconductors, Kuiper et al., pp. 118-120, 1983. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
673946 |
Nov 1984 |
|