Claims
- 1. An electronic circuit structure comprising:
- a substrate;
- a slotline mounted on the substrate and having a first planar slotline conductor and a second planar slotline conductor;
- a first coplanar waveguide having first, second and third waveguide signal conductors, with the second and third waveguide conductors spaced from and positioned on opposite sides of the first waveguide conductor, with the space between the first waveguide conductor and the third waveguide conductor forming a first slot having a first slot width, with the first slotline conductor connected to both the first and third waveguide conductors, and with a first enlarged opening in the first slotline conductor in communication with the first slot and positioned where the first slotline conductor is connected to both the first and third waveguide conductors; and
- a chip having a transistor with a control terminal and two current-carrying terminals with the current flowing through the current-carrying terminals dependent upon the signal applied to the control terminal, the chip being mounted relative to the substrate with the control terminal flip-mounted on the first waveguide conductor and one current-carrying terminal flip-mounted on the second waveguide conductor; and output conductor means mounted on the substrate and connected to the other current-carrying terminal for conducting current through the transistor.
- 2. An electronic circuit structure comprising:
- a substrate;
- a first slotline mounted on the substrate and having a first planar slotline conductor and a second planar slotline conductor defining a first slot;
- a first coplanar waveguide having first, second and third waveguide signal conductors, with the second and third waveguide conductors spaced from and positioned on opposite sides of the first waveguide conductor, with the space between the first waveguide conductor and the third waveguide conductor forming a first slot having a first slot width, with the first slotline conductor connected to both the first and third waveguide conductors, and with a first enlarged opening in the first slotline conductor in communication with the first slot and positioned where the first slotline conductor is connected to both the first and third waveguide conductors; and
- a second coplanar waveguide in parallel with the first coplanar waveguide, the second coplanar waveguide having a fourth waveguide conductor positioned adjacent to the second waveguide conductor and having a fifth waveguide conductor spaced from the fourth waveguide conductor opposite from the second waveguide conductor, with the space between the fourth waveguide conductor and the fifth waveguide conductor forming a second slot having a second slot width, with the second slotline conductor connected to both the fourth waveguide conductor and the fifth waveguide conductor, and with a second enlarged opening in the second slotline conductor in communication with the second slot positioned where the second slotline conductor is connected to both the fourth and fifth waveguide conductors.
Parent Case Info
This application is a division of application Ser. No. 08/400,025, filed Mar. 6, 1995, which application is a continuation-in-part of application Ser. No. 08/313,927, filed on Sep. 26, 1994, now abandoned.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
Paul Horowitz, FET Switches, MOSFET logic and power switches, The Art of Electronics Second Edition, p. 159, 1989. |
John Young, consultant, Valerie Illingworth, Editor, Emitter-Coupled Logic, The Penguin Dictionary of Electronics, Second Edition, pp. 162-165, 1988. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
400025 |
Mar 1995 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
313927 |
Sep 1994 |
|