Field of the Invention
This invention relates to methods for solid state lighting and in particular compact monolithic solid state lamps comprising multiple lighting elements.
Description of the Related Art
Light emitting diodes (LED or LEDs) are solid state devices that convert electric energy to light, and generally comprise one or more active layers of semiconductor material sandwiched between oppositely doped layers. When a bias is applied across the doped layers, holes and electrons are injected into the active layer where they recombine to generate light. Light is emitted from the active layer and from all surfaces of the LED.
In order to use an LED chip in a circuit or other like arrangement, it is known to enclose an LED chip in a package to provide environmental and/or mechanical protection, color selection, light focusing and the like. An LED package also includes electrical leads, contacts or traces for electrically connecting the LED package to an external circuit. In a typical LED package 10 illustrated in
A conventional LED package 20 illustrated in
Typical LED components for solid state lighting applications attempt to achieve high light output by operating single LED chips at as high as possible current and at a low voltage typical for individual LEDs. For higher powered operation it may also be difficult to transfer dissipate heat generated by the LED chip 22. Submounts 23 can be made of materials such as ceramics that are not efficient at conducting heat. Heat from the LED chip passes into the submount below the LED chip, but does not efficiently spread laterally from below the LED. This increased heat can result in reduced lifetime or failure of the package.
At the systems level high current operation necessitates relatively expensive drivers to provide the constant DC current source for such components. Operating SSL components at lower currents and higher voltages instead would provide for lower cost driver solutions and ultimately lower system costs. This is currently achieved by assembling multiple LED components of a suitable current rating in series at the circuit board level. The lower driver cost for such solutions is outweighed by the high cost of the individual components.
Current LED packages (e.g. XLamp® LEDs provided by Cree, Inc.) can be limited in the level of input power and for some the range is 0.5 to 4 Watts. Many of these conventional LED packages incorporate one LED chip and higher light output is achieved at the assembly level by mounting several of these LED packages onto a single circuit board.
These LED array solutions are less compact than desired as they provide for extended non-light emitting “dead space” between adjacent LED packages and cavities. This dead space provides for larger devices, and can limit the ability to shape the output beam by a single compact optical element like a collimating lens or reflector into a particular angular distribution. This makes the construction of solid state lighting luminares that provide for directed or collimated light output within the form factor of existing lamps or even smaller difficult to provide. These present challenges in providing a compact LED lamp structure incorporating an LED component that delivers light flux levels in the 1000 Lumen and higher range from a small optical source.
Current high operating voltage luminaire solutions integrate multiple discrete LED components as assemblies at the circuit boards level. To achieve the desired beam shape individual optical lenses are mounted with each LED component, or very large reflectors (larger than the form of existing conventional sources) have to be employed. These secondary optical elements (lenses or reflectors) are large and costly, and the extended area of such single chip arrays further provides for a more expensive LED luminaire. Additionally, any light being reflected from the sidewalls in the packages and cavities can also result in additional optical losses, making these overall LED components less efficient.
One embodiment of a monolithic light emitting diode (LED) package according to the present invention comprising an LED array that generates light having a luminous flux greater than 800 lumens at a color temperature less than 3000 K.
Another embodiment of an package according to the present invention comprises an array of LED chips arranged under a single lens in a substantially non-rectangular layout.
Another embodiment of a monolithic LED package according to the present invention comprising an array of LED chips arranged in under a single lens in an asymmetric layout.
Still another embodiment of a monolithic (LED) package according to the present invention comprising an array of LED chips. Each of the LED chips emits light at a first or second color with the LED chips emitting at the first color being randomly arranged in relation to the LEDs chips emitting at the second color.
These and other aspects and advantages of the invention will become apparent from the following detailed description and the accompanying drawings which illustrate by way of example the features of the invention.
The present invention comprises a monolithic LED component having a plurality of LED chips mounted onto a submount to create a single compact optical source element. As used in the present application, monolithic refers to LED components wherein the LED chips are mounted on one substrate or submount. In some embodiments, at least some of LED chips are arranged in series electrical contact, with different embodiments providing multiple series connected LEDs, or combinations of series/parallel interconnect arrangements. The present invention allows for LED components to be designed and selected with a particular chip size and total LED emitting area to achieve the desired component size, and desired light output at an LED optimum current density per individual chip. This allows the LED components to be provided with the optimum efficiency at a particular cost. By flexibly choosing an LED chip size the present invention provides for a component that operates at the optimum voltage and current for the application specific, driver cost solution.
In general, LED drivers that provide output power at a lower current and higher voltage as opposed to higher current and lower voltage can incorporate lower cost electronic components (e.g. power FETs) without a reduction in driver efficiency. Depending on the particular application, it may be desirable to operate different LED components at different levels, such as 24V, 40V, 80V or similar. By utilizing different sized LED chips (assuming that the chips operate at the same current density) the operating voltage of the component can be adjusted. Further, different combinations of series and parallel connections for the LED chips on the LED component can provide the optimum system voltage and can provide for redundancy, in case one of the LED chips fails in operation. The different LED devices can also be driven at lower or higher current densities. To achieve the same light output the operation at lower current density for each of the LED chips would result in a higher LED component efficiency, but can result in the need to add additional devices. Alternatively, a lower LED component efficiency and the ability to remove LED devices from the array would be the result of targeting a higher current density operation per LED chip, with the corresponding impact on the array size. Monolithically integrated LED chips within a single cavity or under a single lens allow for LED components to be provided at the desired light emission, without substantially increasing the optical source and component size.
By providing series connected LEDs or series/parallel connected LEDs the number of external contacts to the LED component can be reduced. For each series connection only two contacts are needed corresponding to the two contacts for each LED chip. In an LED component having a single series connected LED circuit as few as two external contacts can be utilized, and in an LED component having two series connected circuits as few as four external contacts can be used. Utilizing series connected LEDs potentially also allows for a reduced number of electrostatic discharge (ESD) protection chips, with a single ESD chip of a suitable clamp voltage providing protection for multiple LED chips in each series connected circuit, as opposed to a system solution that incorporates a multitude of LED lamps, which could require an ESD chip within each lamp. For an LED component having a single series connected circuit, potentially a single ESD chip can be used.
The LED components according to the present invention can be designed to operate at different luminous flux. They can be also designed to emit white light at different color temperatures. In other embodiments, the LED components according to the present invention can operate at color temperatures from about 6000 K down to about 2700 K. In one embodiment the monolithic LED component operates with a multiple color LED chip array producing a white luminous flux greater than 800 lumens at a color temperature less than 3000 K. The LED component comprises LED emitter chips that can be operated at favorable current and current density to allow for operation using low cost, high power efficiency emitters. In one embodiment the current can be less that 150 mA, such as, for example, in the range of approximately 50 to less than 150 mA. Different sized LED chips can be used at this current range and emitters of various sizes could be integrated in the array.
The present invention is described herein with reference to certain embodiments but it is understood that the invention can be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. In particular, the present invention is described below in regards to arrays of LEDs in different configurations, but it is understood that the present invention can be used many other array configurations to using other solid state emitters. The components can have different shapes and sizes beyond those shown and different numbers of LEDs can be included in the arrays. Some or all of the LEDs in the arrays can be coated with a down-converter coating that typically comprises a phosphor loaded binder (“phosphor/binder coating”), but it is understood that the present invention can be used to coat LEDs with other materials for down-conversion, protection, light extraction or scattering.
It is also understood that the phosphor binder can have scattering or light extraction particles or materials, and that the coating can be electrically active. Additionally, single or multiple coatings and/or layers can be formed on the LEDs. A coating can include no phosphors, one or more phosphors, scattering particles and/or other materials. A coating may also comprise a material such as an organic dye that provides down-conversion. With multiple coatings and/or layers, each one can include different phosphors, different scattering particles, different optical properties, such as transparency, index of refraction, and/or different physical properties, as compared to other layers and/or coatings.
It is also understood that when an element such as a layer, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. Furthermore, relative terms such as “inner”, “outer”, “upper”, “above”, “lower”, “beneath”, and “below”, and similar terms, may be used herein to describe a relationship of one layer or another region. It is understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures.
Although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
Embodiments of the invention are described herein with reference to cross-sectional view illustrations that are schematic illustrations of embodiments of the invention. As such, the actual thickness of the layers can be different, and variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances are expected. Embodiments of the invention should not be construed as limited to the particular shapes of the regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. A region illustrated or described as square or rectangular will typically have rounded or curved features due to normal manufacturing tolerances. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region of a device and are not intended to limit the scope of the invention.
The LED component 40 is shown with three LED chips 48, but it is understood that more LED chips can be included. At least some of the LED chips 48 are interconnected in series to minimize the number of contacts to the LED component and to allow operation with suitable drivers at the desired drive current, such as in the range of 50 to 150 mA. The “dead space” between LED chips is smaller than prior LED components and is typically less than 0.50 mm. In one embodiment the spacing is 0.15 mm to 0.01 mm depending on the mounting process, allowing for the LED components to be densely arranged on the top surface of submount 42. This allows for smaller sized devices that can have a form factor of existing lamps or even smaller, and can provide the ability to shape the output beam into a particular angular distribution.
The LED chips 62 are preferably mounted on a substantially planar surface of the submount 64 and are arranged under a single optical lens element. In the embodiment shown, the component 60 emits white light at a desired color point and color rendering index as combination of light from the various LEDs, and simultaneously emits the desired luminous flux at high efficacy.
The LEDs chips 62 can have many different semiconductor layers arranged in different ways and can emit many different colors in different embodiments according to the present invention. LED structures, features, and their fabrication and operation are generally known in the art and only briefly discussed herein. The layers of the LEDs chips 62 can be fabricated using known processes with a suitable process being fabrication using metal organic chemical vapor deposition (MOCVD). The layers of the LED chips generally comprise an active layer/region sandwiched between first and second oppositely doped epitaxial layers all of which are formed successively on a growth substrate. LED chips can be formed on a wafer and then singulated for mounting in a package. It is understood that the growth substrate can remain as part of the final singulated LED or the growth substrate can be fully or partially removed.
It is also understood that additional layers and elements can also be included in the LED chips 62, including but not limited to buffer, nucleation, contact and current spreading layers as well as light extraction layers and elements. The active region can comprise single quantum well (SQW), multiple quantum well (MQW), double heterostructure or super lattice structures. The active region and doped layers may be fabricated from different material systems, with preferred material systems being Group-III nitride based material systems. Group-III nitrides refer to those semiconductor compounds formed between nitrogen and the elements in the Group III of the periodic table, usually aluminum (Al), gallium (Ga), and indium (In). The term also refers to ternary and quaternary compounds such as aluminum gallium nitride (AlGaN) and aluminum indium gallium nitride (AlInGaN). In a preferred embodiment, the doped layers are gallium nitride (GaN) and the active region is InGaN. In alternative embodiments the doped layers may be AlGaN, aluminum gallium arsenide (AlGaAs) or aluminum gallium indium arsenide phosphide (AlGaInAsP).
The growth substrate can be made of many materials such at sapphire, silicon carbide, aluminum nitride (AlN), gallium nitride (GaN), with a suitable substrate being a 4H polytype of silicon carbide, although other silicon carbide polytypes can also be used including 3C, 6H and 15R polytypes. Silicon carbide has certain advantages, such as a closer crystal lattice match to Group III nitrides than sapphire and results in Group III nitride films of higher quality. Silicon carbide also has a very high thermal conductivity so that the total output power of Group-III nitride devices on silicon carbide is not limited by the thermal dissipation of the substrate (as may be the case with some devices formed on sapphire). SiC substrates are available from Cree Research, Inc., of Durham, N.C. and methods for producing them are set forth in the scientific literature as well as in a U.S. Pat. Nos. Re. 34,861; 4,946,547; and 5,200,022.
The LED chips 62 can also comprise a conductive current spreading structure and wire bond pads on the top surface, both of which are made of a conductive material and be deposited using known methods. Some materials that can be used for these elements include Au, Cu, Ni, In, Al, Ag or combinations thereof and conducting oxides and transparent conducting oxides. The current spreading structure can comprise conductive fingers arranged in a grid on the LED chips 62 with the fingers spaced to enhance current spreading from the pads into the LED's top surface. In operation, an electrical signal is applied to the pads through a wire bond as described below, and the electrical signal spreads through the fingers of the current spreading structure and the top surface into the LED chips 62. Current spreading structures are often used in LEDs where the top surface is p-type, but can also be used for n-type materials.
Each of the LED chips 62 can be coated with one or more phosphors with the phosphors absorbing at least some of the LED light and emitting a different wavelength of light such that the LED emits a combination of light from the LED and the phosphor. In one embodiment according to the present invention the white emitting LEDs chips 62 have an LED that emits light in the blue wavelength spectrum and the phosphor absorbs some of the blue light and re-emits yellow. The LED chips 62 emit a white light combination of blue and yellow light. In one embodiment the phosphor comprises commercially available YAG:Ce, although a full range of broad yellow spectral emission is possible using conversion particles made of phosphors based on the (Gd,Y)3(Al,Ga)5O12:Ce system, such as the Y3Al5O12:Ce.(YAG). Other yellow phosphors that can be used for white emitting LED chips include:
Tb3-xRExO12:Ce(TAG); RE=Y, Gd, La, Lu; or
Sr2-x-yBaxCaySiO4:Eu.
The LED chips 62 emitting red light can comprise LED structures and materials that permit emission of red light directly from the active region. Alternatively, in other embodiments the red emitting LED chips 62 can comprise LEDs covered by a phosphor that absorbs the LED light and emits a red light. Some phosphors appropriate for this structures can comprise:
Red
Lu2O3:Eu3+
(Sr2-xLax)(Ce1-xEux) O4
Sr2Ce1-xEuxO4
Sr2-xEuxCeO4
SrTiO3:Pr3+,Ga3+
CaAlSiN3:Eu2+
Sr2Si5N8:Eu2+
The LED chips 62 can be coated with a phosphor using many different methods, with one suitable method being described in U.S. patent application Ser. Nos. 11/656,759 and 11/899,790, both entitled “Wafer Level Phosphor Coating Method and Devices Fabricated Utilizing Method”, and both of which are incorporated herein by reference. Alternatively the LEDs can be coated using other methods such an electrophoretic deposition (EPD), with a suitable EPD method described in U.S. patent application Ser. No. 11/473,089 entitled “Close Loop Electrophoretic Deposition of Semiconductor Devices”, which is also incorporated herein by reference. It is understood that LED packages according to the present invention can also have multiple LEDs of different colors, one or more of which may be white emitting.
The submount 64 can be formed of many different materials with a preferred material being electrically insulating, such as a dielectric element, with the submount being between the LED array and the component backside. The submount can comprise a ceramic such as alumina, aluminum nitride, silicon carbide, or a polymeric material such as polymide and polyester etc. In the preferred embodiment, the dielectric material has a high thermal conductivity such as with aluminum nitride and silicon carbide. In other embodiments the submount 64 can comprise highly reflective material, such as a reflective ceramic or metal layers like silver, to enhance light extraction from the component. In other embodiments the submount 64 can comprise a printed circuit board (PCB), alumina, sapphire or silicon or any other suitable material, such as T-Clad thermal clad insulated substrate material, available from The Bergquist Company of Chanhassen, Minn. For PCB embodiments different PCB types can be used such as standard FR-4 PCB, metal core PCB, or any other type of printed circuit board.
It is understood that LED components according to the present invention can be fabricated using a method that incorporates submount panel or wafer comprising a plurality of submounts. Each of the submounts 64 can be formed with its own array of LEDs and optical elements 66 such that multiple LED components 60 can be formed across the submount panel. Multiple LED components 60 can then be singulated from the submount panel. Each submount 64 may also comprise a more complex combination of elements such as a plurality of “submount” assemblies which are mounted on a planar surface of submount. As more fully described below, the submount assemblies can have different functionalities such as providing ESD protection for the various LED chips.
The size of the submount 64 in LED package 60 can vary depending on certain factors such as the size and number of LEDs. In one embodiment, the sides of the submount can be approximately 12 mm by 13 mm. It is further understood that the submount 64 can have other shapes including circular, oval, rectangular, hexagonal or other multiple sided shapes.
Referring now to
The attach pads 70 and interconnecting traces 72 can comprise many different materials, such as metals or other conductive materials, and in one embodiment they can comprise copper deposited using known techniques such as plating. In one typical deposition process a titanium adhesion layer and copper seed layer are sequentially sputtered onto a substrate. Then, approximately 75 microns of copper is plated onto the copper seed layer, although different metal thicknesses may be used. The resulting copper layer being deposited can then be patterned using standard lithographic processes. In other embodiments the layer can be sputtered using a mask to form the desired pattern.
In other embodiments according to the present invention some or all of the features 68 can comprise other additional materials beyond copper. For example, the die attach pads can be plated or coated with additional metals or materials to the make them more suitable for mounting one of the LED chips 62. The attach pads can be plated with adhesive or bonding materials, or reflective and barrier layers.
As described above, the LED chips 62 are interconnected in two serial circuits comprising phosphor coated LED chips and red emitting LED chips, respectively. The LED component comprises bond pads for applying a respective electrical signal to the white and red emitting LEDs. As best shown in
Electrical signals can be applied to the LED component 60 by providing external electrical contact to the first, second, third and fourth bond pads, such as by wire or ribbon bonding or other connection methods such as the soldering of leads, special connectors or mounting the LED component to conductive paths on for example, a PCB. In the embodiment shown the LED component 60 is arranged for mounting using surface mount technology. The LED 60 comprises first, second, third and fourth surface mount pads 82, 84, 86, 88 (best shown in
It is understood that the surface mount pads 82, 84, 86, 88 and vias 90 can be arranged in many different ways and can have many different shapes and sizes. Other embodiments can use structure other than vias, including one or more conductive traces on the surface of the submount between the mounting pads and contact pads, such as along the side surface of the submount.
A solder mask can also be included on the submount's top or bottom surface at least partially covering the conductive traces 72, portions of the other conductive features or portions of the ceramic surface. The bond pads and die attach pads are typically left uncovered, with the solder mask protecting the conductive traces 72 and other covered features during subsequent processing steps and in particular mounting the LED chips 72 to the die attach pads 70. During these steps there can be a danger of solder or other materials depositing in undesired areas, which can result in damage to the areas or result in electrical shorting. The solder mask serves as an insulating and protective material that can reduce or prevent these risks.
The LED component 60 can also comprise elements to protect against damage from electrostatic discharge (ESD), and can be on or off that submount 64. Different elements can be used such as various vertical silicon (Si) Zener diodes, different LEDs arranged in parallel and reverse biased to the LED chips 62, surface mount varistors and lateral Si diodes. In the embodiments using a Zener diode, it can be mounted to the separate attach pad using known mounting techniques. The diode is relatively small so that it does not cover an excessive area on the surface of the submount 64, and when utilizing groups of LEDs coupled in series only one ESD element is needed for each series group.
It is desirable to have the LED chips 62 densely arranged on the submount 64 to minimize the size of the submount 64 and the footprint of the component, and to enhance color mixing in those embodiments having LED chips 62 emitting different colors of light. For LED chips 62 that are close to one another, however, heat from the LED chips 62 can spread to adjacent LED chips 62 or can accumulate in a concentrated area of the submount 64 below the LED chips 62. To enhance dissipation of heat generated by the LED chips 62 during operation the LED component 60 can comprise integrated features to enhance thermal dissipation. One way to enhance thermal dissipation on the front side of the submount 64, is to have die attach pads that are thermally conductive and extend on the front surface of the submount 64 beyond the edge of the LED chips. Heat from each of the LED chips can spread into its die attach pad and beyond the width of the extended die pads providing a larger surface area to dissipate heat. Larger die pads, however, can be a limiting factor on how close the LEDs can be to one another.
In some embodiments, the LED chips can remain densely arranged and the thermal dissipation from the LED chips 62 in component 60 can be enhanced by having die attach pads 70 and interconnected traces 72 made of an electrically and thermally conductive material. During operation of the component, electrical signals can be applied through the attach pads and traces 70, 72, and heat can likewise spread from the LED chips into the attach pads and traces 70, 72 where it can dissipate or be conducted through the submount. Many different electrically and thermally conductive materials can be used, with a preferred material being a metal such as copper.
Referring now to
An optical element or lens 66 can be formed on the top surface of the submount 64, over the LED chips 62, to provide both environmental and/or mechanical protection and beam shaping while simultaneously aiding the light extraction from the LEDs 62 and shaping of the light beam. The lens 66 can be in different locations on the submount 64 with the lens 66 located as shown in alignment with the center of the array of LED chips being at approximately the center of the lens base. In some embodiments the lens 66 is formed in direct contact with the LED chips 64 and the top surface 64. In other embodiments there may be an intervening material or layer between the LED chips 64 the lens 66 such as a waveguide or air gap. Direct contact to the LED chips 64 provides certain advantages such as improved light extraction and ease of fabricating.
In one embodiment, the lens 66 can be overmolded on the submount 64 and LED chips 62 using different molding techniques, and the lens 66 can be of many different shapes depending on the desired shape of the light output. One suitable shape as shown is hemispheric, with some examples of alternative shapes being ellipsoid bullet, flat, hex-shaped and square. Hemispheric lenses can provide for an essentially lambertian emission with 120 degrees FWHM, while the other optical lenses can have other shapes to provide for different emission patterns at different angles.
For hemispheric embodiments, many different lens sizes can be used, with typical hemispheric lenses being greater than 5 mm in diameter, with one embodiment being greater approximately 11 mm. The preferred LED array size to lens diameter ratio should be less than approximately 0.6, and preferably less than 0.4. For such hemispheric lenses the focal point of the lens shall be essentially at the same horizontal plane as the emission region of the LED chips.
In yet other embodiments, the lens can have a large diameter of about the same or larger than the distance across or width of the LED array. For circular LED array the diameter of the lens can be approximately the same as or larger that the diameter of the LED array. The focal point for such lenses is preferably below the horizontal plane created by the emitting region of the LED chips. The advantage of such lenses is the ability to spread the light over larger solid emission angles and therefore allow for a broader illuminated area.
Many different materials can be used for the lens 66 such as silicones, plastics, epoxies or glass, with a suitable material being compatible with molding processes. Silicone is suitable for molding and provides suitable optical transmission properties. It can also withstand subsequent reflow processes and does not significantly degrade over time. It is understood that the lens 66 can also be textured or coated with anti-reflection coatings to improve light extraction or can contain materials such as phosphors or scattering particles.
In one embodiment a molding process is used that simultaneously forms lenses 66 over a multitude of LED arrays on a submount panel. One such molding process is referred to as compression molding wherein a mold is provided having a plurality of cavities each of which has an inverted shape of the lens. Each cavity is arranged to align with a respective one of the LEDs arrays on the submount panel. The mold is loaded with a lens material in liquid form filling the cavities, with the preferred material being liquid curable silicone. The submount panel can be moved toward the cavity with each of the LEDs arrays being embedded in the liquid silicone within one a respective one of the cavities. In one embodiment a layer of silicone can also remain between adjacent lenses that provides a protective layer over the top surface of the submount. The liquid silicone can then be cured using known curing processes. The panel can then be removed from the mold and the panel can comprise a plurality of lenses, each of which is over a respective one of the LED arrays 62. The individual LED components can then be separated or singulated from the submount panel, using known techniques.
Other embodiments according to the present invention can comprise different features to enhance thermal dissipation.
To further assist in heat dissipation in LED component 100, the submount 104 can include additional heat features incorporated within the submount. These features can be used in submounts made of many different materials, but are particularly applicable to ceramic submounts. The additional features can comprise a heat spreading layer 116 internal to the submount 104 but preferably not electrically connected to the vias 108. The layer 116 is preferably arranged below the LED array 102 such that heat from the array 102 spreads into the layer 116. The layer 116 can be made of many different thermally conductive materials, including but not limited to copper, silver or a combination thereof. The LED component can also comprise partial thermal vias 118 running between the heat spreading layer 116 and the neutral metalized pad 114. In the embodiment shown, the partial thermal vias 118 do not protrude past the layer 116 to the top surface of the submount 104 to maintain a flat mounting surface for the LED array 104 and its corresponding mounting pads. It is understood however, that in some embodiment the vias can protrude at least partially above the heat spreading layer 116.
The layer 116 and partial vias 118 can be formed within the submount using different methods, with one suitable utilizing high or low temperature co-fired ceramic technology or multilayer thick film post-firing technology. In those embodiments where the layer 116 is made of copper or silver, thick film co-firing or post-firing process can be used due to high thermal conduction nature of these materials, to yield the desired configuration. Other fabrication processes to form the spreading layer 116 and vias 118 can be through multilayer printed circuit board and flexible circuit board technology, generally known in the industry.
Other monolithic LED components according to the present invention can incorporate a number of different features such as an optical fiber, mirror, reflector, scattering surface or lens, or combination thereof. These features can act to direct or otherwise modify the distribution of light from the component. The lens arrangement of the LED component 60 is also easily adapted for use with secondary lens or optics that can be includes over the lens by the end user to facilitate beam shaping. These secondary lenses are generally known in the art, with many of them being commercially available.
As mentioned above, the LED chips in the LED array are preferably arranged with the interconnecting electrical traces in a way to provide for dense packaging of the emitters on the submount, with the non-emitting space between the LED emitters minimized. The space can vary in different embodiments and can vary between LED chips in one embodiment. The distance between the LED chips can range from 5 micron or less, to 500 microns or more. In one embodiment, the space is 150 microns or less.
In some embodiments the emitters are arranged in an array on the submount surface in a substantially symmetrical two dimensional layout. In one of these embodiments the LEDs in the array are densely arranged in a substantially spherical shape. For LED arrays having groups of LEDs emitting at different colors of light an symmetric pattern is particularly applicable to smaller LEDs in the LED array, where different colors can be intermixed in the array to achieve the desired color mixing. For arrays having larger LEDs, an asymmetric array may enhance color mixing.
In other embodiments the LEDs emitting at a particular color of light can be arranged with respect to the LEDs emitting at other colors of light in a systematic geometrical order. In one such embodiment, the LEDs of different colors of light can be arranged in substantially circular arrays of approximately the same inscribed area for each color group and the groups of LEDs can be radially offset with respect to each other.
Different embodiments of the LED component 60 can have LED arrays with different sized LEDs and different numbers of LEDs, with certain factors applicable in determining the desired arrangement for both. For larger LED sizes the desired luminous flux can be provided with fewer LEDs, but in LED components utilizing LEDs emitting different colors of light, larger LEDs can result in ineffective color mixing. To improve color mixing, larger numbers of smaller LEDs can be used. This, however, can result in more complex interconnection schemes.
The LED arrays can also have LEDs that are substantially the same size. In one embodiment the LED chip size area is less than 500 microns, while in other embodiments the chip size area is greater than 500 microns, such as a chip size of approximately 700 microns. The edges of the LED emitters can be different lengths, with one embodiment having lengths of approximately 0.4 to 0.7 mm. Many different numbers of LED chips can be included in the array, and in some embodiments the number of LED chips is greater than 20, but fewer LED chips can also be used. The LED component 60 comprises 26 LED chips of which 20 are white emitting LED chips and 6 are red emitting LED chips.
As discussed above, at least some of the LED emitters are electrically connected in series to provide for at least one serial circuit, with the LED array component capable of emitting multiple colors of light, including white light. In some embodiments having arrays with groups of LEDs emitting different colors of light (e.g. white and red), the LEDs of each color are electrically connected in series. As discussed above, the LED component 60 can provide for respective electrical connections to these serial circuits to control the operating voltage and current for each circuit separately. Such electrical connection pads can be provided on the front side, backside, or both. Backside electrodes provide for SMT mounting capability on PCB boards.
The red LED chips can provide direct emission without the use of a converter material. The phosphor coated and red LED chips 162 and 172 are shown in the schematic as physically separate for ease of understanding, but when physically placed in the array the red and white LED chips can be randomly mixed. The mixed emission from the first and second series connected circuits can be cool or warm white light. The emission can have different color renderings, with one embodiment having a color rendering index of greater than 85.
Allowing respective electrical signals to be applied to the phosphor coated and red LED chips within with the array allows for independent electrical control of the different groups of LED colors. In particular this can allow for independent drive currents to the different groups. In one embodiment, the red LED chips can have a different temperature sensitivity compared to the phosphor coated LED chips, and as temperature goes up it can be necessary to increase the drive current to the red LED chips to maintain the desired luminous flux or reduce the drive current through the phosphor coated LEDs, respectively. Any temperature sensitivity with the phosphor coated LED chips can also be compensated for by varying drive current with temperature. This allows for the LED array to emit at or near the desired color point through different temperatures. In other embodiments, the likely temperature range for the LED components can be known. The LED components can then be designed for that range such that the drive conditions are present.
In other embodiments, different combinations of phosphor coated and red emitting LEDs can be used to achieve the desired color rendering index. In the embodiment having 20 phosphor coated emitting LED chips and 6 red emitting LED chips, the phosphor coated LED chips are preferably coated with a phosphor with an emission characteristics corresponding to u′ of about 0.220 and v′ of about 0.560 in the 1976 CIE color coordinate system. The corresponding mixed white light emission from the LED component has a color temperature of about 2800K and a color rendering index >85. For phosphor coated LED chips coated with a phosphor with an emission corresponding to u′ of about 0.206 and v′ of about 0.560, 18 white LED chips can be combined with 8 red emitting LED chips to reach the desired color temperature and color render index. This corresponds to phosphor coated LED chips that emit closer to the black body locus (BBL) on the CIE curve needing fewer red emitting LEDs, while conversely phosphor coated LED chips emitting further from the BBL may require a greater red luminous flux or a greater number of red emitting LEDs to reach a white emission on the black body locus. It is understood that other ratios and color points of phosphor coated and red LED chips can also be used to target different white emission properties.
As discussed above, the different number of series connected LED chip circuits can impact the operating voltage and current of LED components according to the present invention.
The LED arrays according to the present invention can also comprise arrays of LEDs chips arranged in a serial/parallel interconnection.
In other embodiments color sub-groups of LEDs can be provided that combine to achieve the particular color that would otherwise be provided by a single color group. For example, if it is desired to provide a particular color emission from the first color group, the group can comprise phosphor coated LEDs emitting at the particular desired color line. A second color group comprises red emitting LEDs can be provided with the resulting combined emission from the first and second groups being at or near the desired emission on the black body line of the CIE curve. Under certain circumstances it may be desirable to include two or more serially connected sub-groups to achieve the color desired from one of the first or second groups. By way of example, two color sub-groups can be utilized to provide the emission of the first color group. If the desired emission from the first group is at a particular color line, the first sub-group can emit light below the color line and the second sub-group can emit light above the color line. The combination of light from the sub-groups can provide the desired light that would otherwise be provided by the first group.
The sub-groups can be coupled in series such that each can be independently controlled to provide the desired luminous flux and color mixing, and to compensate for emission inefficiencies. In embodiments where the flux of the sub-groups is such that application of the same electrical signal results in the desired color point, the same signal can be applied to each of the sub-groups.
The present invention is directed to many different LED chip arrangements with the individual LED chips either coated by a converting phosphor or emitting light directly from their active region. In one alternative embodiment, a single or plurality of series connected LED chip circuits can comprise LED chips wherein all are coated with a single down-converting material. The mixed emission from the LED and the down-converting material can be cool or warm light. In one embodiment, all the LED chips emitter are blue LEDs covered with phosphor.
It is understood that the LED chips in the arrays can be arranged as one or more multiple multi-chip LED lamps as described in U.S. Patent Publication No. 2007/0223219 entitled “Multi-Chip Light Emitting Device for Providing High-CRI Warm White Light and Light Fixtures Including the Same”, the disclosure of which is incorporated by reference.
Another embodiment can comprise a single or plurality of series connection LED circuits, with all the LED chips comprising LEDs being coated with two or more down-converting materials like a phosphor. The combined LED and phosphor emission can cover different spectral ranges such as blue, green, yellow and red spectral ranges. The mixed emission can be cool or warm white light with a color point on the black body locus or within an 8-step Mac Adam ellipse thereof with high color rendering index of greater that 85. The phosphor composition can be for example selected from materials discussed above.
In still other embodiments of an LED component according to the present invention can comprise a plurality of series connection circuits comprising LED chips that emit light directly from their active region, with at least one series circuit provided for red, green and blue emitting LEDs, respectively. In other embodiments series connected LEDs circuits can also be added emitting cyan, yellow and/or amber. The LED component preferably emits a white light combination of light from the series circuits that has a high color rendering index of greater than 85.
Still other embodiments can comprise different LED chips with LEDs emitting at different wavelengths. For example, in any of the LED chip configurations above in which at least one of the emitters comprises a short wavelength emitter in conjunction with one or more phosphor emitters, an ultraviolet emitting LED can be used as the LED. This results in the predominant emission component of the LED chips coming from the phosphor coating the ultraviolet LED. Each of the following phosphors exhibits excitation in the UV emission spectrum, provides a desirable peak emission, has efficient light conversion, and has acceptable Stokes shift:
Yellow/Green
(Sr,Ca,Ba)(Al,Ga)2S4:Eu2+
Ba2(Mg,Zn) Si2O7:Eu2+
Gd0.46Sr0.31Al1.23OxF1.38:Eu2+0.06
(Ba1-x-ySrxCay)SiO4:Eu
Ba2SiO4:Eu2+
The LED components according to the present invention are particularly applicable to integration is solid state lighting luminares, and provide for surface mount or wire bond mounting in the luminares. The LED components provide an improvement in the lumens provided per cost, due to the reduced assembly requirements and footprint in luminaries along with reduced driver costs as described above.
Although the present invention has been described in detail with reference to certain preferred configurations thereof, other versions are possible. Therefore, the spirit and scope of the invention should not be limited to the versions described above.
This application is a continuation-in-part of, and claims the benefit of, U.S. patent application Ser. No. 11/982,275 to Keller et al., filed on Oct. 31, 2007, and is a continuation-in-part of and claims the benefit of U.S. patent application Ser. No. 11/743,324 to Medendorp et al., filed on Sep. 27, 2007.
This invention was made with Government support under Contract No. DE-DE-FC26-06NT42932 awarded by the National Energy Technology Laboratory. The Government has certain rights in this invention.
Number | Name | Date | Kind |
---|---|---|---|
3674990 | Kurauchi et al. | Jul 1972 | A |
3760237 | Jaffe | Sep 1973 | A |
3900863 | Kim | Aug 1975 | A |
4307297 | Groff | Dec 1981 | A |
4322735 | Sadamasa et al. | Mar 1982 | A |
4500914 | Watanabe et al. | Feb 1985 | A |
4511425 | Boyd | Apr 1985 | A |
4946547 | Palmour et al. | Aug 1990 | A |
4992704 | Stinson | Feb 1991 | A |
5040868 | Waitl | Aug 1991 | A |
5130761 | Tanaka | Jul 1992 | A |
5167556 | Stein | Dec 1992 | A |
5184114 | Brown | Feb 1993 | A |
5200022 | Kong et al. | Apr 1993 | A |
5278432 | Ignatius et al. | Jan 1994 | A |
RE34861 | Davis et al. | Feb 1995 | E |
5453405 | Fan et al. | Sep 1995 | A |
5643834 | Harada et al. | Jul 1997 | A |
5703401 | Van De Water | Dec 1997 | A |
5706177 | Nather | Jan 1998 | A |
5790298 | Tonar | Aug 1998 | A |
5813753 | Vriens et al. | Sep 1998 | A |
5907151 | Gramann | May 1999 | A |
5946022 | Kamimura | Aug 1999 | A |
5959316 | Lowery | Sep 1999 | A |
5990497 | Kamakura et al. | Nov 1999 | A |
6061160 | Maruyama | May 2000 | A |
6066861 | Hohn et al. | May 2000 | A |
6093940 | Ishinaga et al. | Jul 2000 | A |
6183100 | Suckow et al. | Feb 2001 | B1 |
6259608 | Berardinelli et al. | Jul 2001 | B1 |
6296367 | Parsons et al. | Oct 2001 | B1 |
6297598 | Wang et al. | Oct 2001 | B1 |
6359236 | DiStefano et al. | Mar 2002 | B1 |
6376902 | Arndt | Apr 2002 | B1 |
6454437 | Kelly | Sep 2002 | B1 |
6469321 | Arndt | Oct 2002 | B2 |
6476410 | Ishinaga | Nov 2002 | B2 |
6501084 | Sakai et al. | Dec 2002 | B1 |
6573537 | Steigerwald et al. | Jun 2003 | B1 |
6573580 | Arndt | Jun 2003 | B2 |
6577073 | Shimizu et al. | Jun 2003 | B2 |
6590152 | Horio | Jul 2003 | B1 |
6610563 | Waitl | Aug 2003 | B1 |
6614058 | Lin et al. | Sep 2003 | B2 |
6617795 | Bruning | Sep 2003 | B2 |
6624491 | Waitl et al. | Sep 2003 | B2 |
6661029 | Duggal | Dec 2003 | B1 |
6680490 | Yasukawa et al. | Jan 2004 | B2 |
6686609 | Sung | Feb 2004 | B1 |
6707069 | Song et al. | Mar 2004 | B2 |
6710373 | Wang | Mar 2004 | B2 |
6739735 | Meyer et al. | May 2004 | B2 |
6759733 | Arndt | Jul 2004 | B2 |
6770498 | Hsu | Aug 2004 | B2 |
6774401 | Nakada et al. | Aug 2004 | B2 |
6858879 | Waitl | Feb 2005 | B2 |
6872585 | Matsumura et al. | Mar 2005 | B2 |
6876149 | Miyashita | Apr 2005 | B2 |
6900511 | Ruhnau et al. | May 2005 | B2 |
6909123 | Hayashimoto et al. | Jun 2005 | B2 |
6911678 | Fujisawa et al. | Jun 2005 | B2 |
6919586 | Fujii | Jul 2005 | B2 |
6940704 | Stalions | Sep 2005 | B2 |
6946714 | Waitl | Sep 2005 | B2 |
6948825 | Christoph | Sep 2005 | B2 |
6975011 | Arndt | Dec 2005 | B2 |
6995510 | Murakami et al. | Feb 2006 | B2 |
7002546 | Stuppi et al. | Feb 2006 | B1 |
7015512 | Park et al. | Mar 2006 | B2 |
7021797 | Minano et al. | Apr 2006 | B2 |
7064907 | Kaneko | Jun 2006 | B2 |
7066626 | Omata | Jun 2006 | B2 |
7095053 | Mazzochette et al. | Aug 2006 | B2 |
7102213 | Sorg | Sep 2006 | B2 |
7119422 | Chin | Oct 2006 | B2 |
7176503 | Kim et al. | Feb 2007 | B2 |
7204607 | Yano et al. | Apr 2007 | B2 |
7213940 | Van de Ven et al. | May 2007 | B1 |
7224000 | Aanegola et al. | May 2007 | B2 |
7252408 | Mazzochette et al. | Aug 2007 | B2 |
7259400 | Taskar | Aug 2007 | B1 |
7262437 | Bogner et al. | Aug 2007 | B2 |
7285802 | Ouderkirk et al. | Oct 2007 | B2 |
7355562 | Schubert et al. | Apr 2008 | B2 |
7381995 | Tain et al. | Jun 2008 | B2 |
7387421 | Lee et al. | Jun 2008 | B2 |
D572210 | Lee | Jul 2008 | S |
D572670 | Ono et al. | Jul 2008 | S |
D576574 | Kobayakawa | Sep 2008 | S |
7439549 | Marchl et al. | Oct 2008 | B2 |
7478922 | Garbus, Jr. | Jan 2009 | B2 |
7528421 | Mazzochette | May 2009 | B2 |
7605452 | Yamanaka et al. | Oct 2009 | B2 |
7621655 | Roberts et al. | Nov 2009 | B2 |
7665861 | Blumel et al. | Feb 2010 | B2 |
7700964 | Morimoto et al. | Apr 2010 | B2 |
7723744 | Gillies et al. | May 2010 | B2 |
7772609 | Yan | Aug 2010 | B2 |
7821023 | Yuan et al. | Oct 2010 | B2 |
7829899 | Hutchins | Nov 2010 | B2 |
7897980 | Yuan et al. | Mar 2011 | B2 |
7902560 | Bierhuizen et al. | Mar 2011 | B2 |
7993036 | Holder | Aug 2011 | B2 |
8022626 | Hamby et al. | Sep 2011 | B2 |
8035603 | Furukawa et al. | Oct 2011 | B2 |
8098364 | Yu et al. | Jan 2012 | B2 |
8272757 | Fan | Sep 2012 | B1 |
8511855 | Marchl et al. | Aug 2013 | B2 |
20010032985 | Bhat | Oct 2001 | A1 |
20010033726 | Shie et al. | Oct 2001 | A1 |
20020001193 | Osawa | Jan 2002 | A1 |
20020029071 | Whitehurst | Mar 2002 | A1 |
20020061174 | Hurt et al. | May 2002 | A1 |
20020070681 | Shimizu et al. | Jun 2002 | A1 |
20020093820 | Pederson | Jul 2002 | A1 |
20020113246 | Nagai et al. | Aug 2002 | A1 |
20021113246 | Nagal et al. | Aug 2002 | |
20020123163 | Fujii | Sep 2002 | A1 |
20020163001 | Shaddock | Nov 2002 | A1 |
20020171911 | Maegawa | Nov 2002 | A1 |
20020195935 | Jager | Dec 2002 | A1 |
20030053310 | Sommers | Mar 2003 | A1 |
20030058641 | Watanabe | Mar 2003 | A1 |
20030072153 | Matsui et al. | Apr 2003 | A1 |
20030116769 | Song et al. | Jun 2003 | A1 |
20030142712 | Ikeda et al. | Jul 2003 | A1 |
20030147055 | Yokoyama | Aug 2003 | A1 |
20030171150 | Oki et al. | Sep 2003 | A1 |
20030183852 | Takenaka | Oct 2003 | A1 |
20030189829 | Shimizu et al. | Oct 2003 | A1 |
20040026706 | Bogner et al. | Feb 2004 | A1 |
20040037076 | Katoh | Feb 2004 | A1 |
20040041222 | Loh | Mar 2004 | A1 |
20040047151 | Bogner et al. | Mar 2004 | A1 |
20040079957 | Andrews et al. | Apr 2004 | A1 |
20040080939 | Braddell et al. | Apr 2004 | A1 |
20040089939 | Ogihara | May 2004 | A1 |
20040099874 | Chang et al. | May 2004 | A1 |
20040104391 | Maeda et al. | Jun 2004 | A1 |
20040126913 | Loh | Jul 2004 | A1 |
20040135522 | Berman et al. | Jul 2004 | A1 |
20040184272 | Wright et al. | Sep 2004 | A1 |
20040188696 | Hsing Chen | Sep 2004 | A1 |
20040222433 | Mazzochette et al. | Nov 2004 | A1 |
20040227149 | Ibbetson | Nov 2004 | A1 |
20040232435 | Hofer | Nov 2004 | A1 |
20040238930 | Arndt | Dec 2004 | A1 |
20040239242 | Mano et al. | Dec 2004 | A1 |
20040245532 | Maeda et al. | Dec 2004 | A1 |
20040256626 | Wang | Dec 2004 | A1 |
20050023548 | Bhat | Feb 2005 | A1 |
20050024868 | Nagai et al. | Feb 2005 | A1 |
20050057929 | Yano et al. | Mar 2005 | A1 |
20050072981 | Suenaga | Apr 2005 | A1 |
20050073840 | Chou et al. | Apr 2005 | A1 |
20050082475 | Doan | Apr 2005 | A1 |
20050093005 | Ruhnau | May 2005 | A1 |
20050093422 | Wang | May 2005 | A1 |
20050093430 | Ibbetson et al. | May 2005 | A1 |
20050122018 | Morris | Jun 2005 | A1 |
20050122031 | Itai et al. | Jun 2005 | A1 |
20050127377 | Arndt | Jun 2005 | A1 |
20050141584 | Ohe et al. | Jun 2005 | A1 |
20050179041 | Harbers et al. | Aug 2005 | A1 |
20050179376 | Fung et al. | Aug 2005 | A1 |
20050225976 | Zampini et al. | Oct 2005 | A1 |
20050247944 | Haque | Nov 2005 | A1 |
20050276053 | Nortrup et al. | Dec 2005 | A1 |
20060006406 | Kim et al. | Jan 2006 | A1 |
20060017402 | McKinney et al. | Jan 2006 | A1 |
20060022212 | Waitl | Feb 2006 | A1 |
20060039143 | Katoh et al. | Feb 2006 | A1 |
20060049477 | Arndt | Mar 2006 | A1 |
20060049782 | Vornsand et al. | Mar 2006 | A1 |
20060102914 | Smits et al. | May 2006 | A1 |
20060105478 | Camras et al. | May 2006 | A1 |
20060105484 | Basin | May 2006 | A1 |
20060108594 | Iwasaki et al. | May 2006 | A1 |
20060139580 | Conner | Jun 2006 | A1 |
20060157828 | Sorg | Jul 2006 | A1 |
20060163589 | Fan et al. | Jul 2006 | A1 |
20060180818 | Nagai et al. | Aug 2006 | A1 |
20060258028 | Paolini et al. | Nov 2006 | A1 |
20060261365 | Hsu | Nov 2006 | A1 |
20060289878 | Brunner et al. | Dec 2006 | A1 |
20070013057 | Mazzochette | Jan 2007 | A1 |
20070030676 | Ichihara et al. | Feb 2007 | A1 |
20070109779 | Sekiguchi et al. | May 2007 | A1 |
20070115670 | Roberts et al. | May 2007 | A1 |
20070139920 | Van De Ven et al. | Jun 2007 | A1 |
20070223219 | Medendorp | Sep 2007 | A1 |
20070247414 | Roberts | Oct 2007 | A1 |
20070247855 | Yano | Oct 2007 | A1 |
20070252924 | Haga et al. | Nov 2007 | A1 |
20070257272 | Hutchins | Nov 2007 | A1 |
20070269586 | Leatherdale | Nov 2007 | A1 |
20070278934 | Van de Ven et al. | Dec 2007 | A1 |
20070291467 | Nagai et al. | Dec 2007 | A1 |
20070295972 | Tsai et al. | Dec 2007 | A1 |
20070295975 | Omae | Dec 2007 | A1 |
20080024696 | Arai et al. | Jan 2008 | A1 |
20080043444 | Hasegawa | Feb 2008 | A1 |
20080074029 | Suehiro | Mar 2008 | A1 |
20080100774 | Jeon et al. | May 2008 | A1 |
20080106895 | Van De Ven et al. | May 2008 | A1 |
20080112164 | Teshirogi | May 2008 | A1 |
20080128735 | Yoo | Jun 2008 | A1 |
20080130285 | Negley et al. | Jun 2008 | A1 |
20080137357 | Friedrichs et al. | Jun 2008 | A1 |
20080142816 | Bierhuizen et al. | Jun 2008 | A1 |
20080151527 | Ueno | Jun 2008 | A1 |
20080170396 | Yuan et al. | Jul 2008 | A1 |
20080174996 | Lu | Jul 2008 | A1 |
20080203415 | Thompson et al. | Aug 2008 | A1 |
20080204366 | Kane et al. | Aug 2008 | A1 |
20080225520 | Garbus | Sep 2008 | A1 |
20080232079 | Awazu | Sep 2008 | A1 |
20080238335 | Lee | Oct 2008 | A1 |
20080239722 | Wilcox | Oct 2008 | A1 |
20080278655 | Moon | Nov 2008 | A1 |
20080285268 | Oku et al. | Nov 2008 | A1 |
20090008662 | Ashdown et al. | Jan 2009 | A1 |
20090050907 | Yuan et al. | Feb 2009 | A1 |
20090050908 | Yuan | Feb 2009 | A1 |
20090160363 | Negley | Jun 2009 | A1 |
20090195189 | Zampini et al. | Aug 2009 | A1 |
20090201679 | Konaka | Aug 2009 | A1 |
20090212717 | Trattler | Aug 2009 | A1 |
20090231832 | Zukauskas et al. | Sep 2009 | A1 |
20090257240 | Koike | Oct 2009 | A1 |
20090316073 | Chen et al. | Dec 2009 | A1 |
20100014290 | Wilcox | Jan 2010 | A1 |
20100025700 | Jung et al. | Feb 2010 | A1 |
20100046231 | Medinis | Feb 2010 | A1 |
20100079059 | Roberts et al. | Apr 2010 | A1 |
20100149783 | Takenaka et al. | Jun 2010 | A1 |
20100302786 | Wilcox | Dec 2010 | A1 |
20110001149 | Chan et al. | Jan 2011 | A1 |
20110037084 | Sekii | Feb 2011 | A1 |
20110075428 | Chen | Mar 2011 | A1 |
20110095311 | Marchl et al. | Apr 2011 | A1 |
20110164425 | Chen | Jul 2011 | A1 |
20110222280 | Kim | Sep 2011 | A1 |
20110242807 | Little, Jr. | Oct 2011 | A1 |
20120075858 | Hsieh | Mar 2012 | A1 |
20120134154 | Marchl et al. | May 2012 | A1 |
Number | Date | Country |
---|---|---|
1406450 | Mar 2003 | CN |
1460393 | Dec 2003 | CN |
1470072 | Jan 2004 | CN |
1470072 | Jan 2004 | CN |
1512601 | Jul 2004 | CN |
1581527 | Feb 2005 | CN |
1591924 | Mar 2005 | CN |
1641899 | Jul 2005 | CN |
16671345 | Sep 2005 | CN |
1679168 | Oct 2005 | CN |
1744335 | Mar 2006 | CN |
1910762 | Feb 2007 | CN |
1983590 | Jun 2007 | CN |
10121784 0 | Jul 2008 | CN |
10125381 3 | Aug 2008 | CN |
20111907 8 | Sep 2008 | CN |
10128834 1 | Oct 2008 | CN |
10127167 4 | Dec 2010 | CN |
2315709 | Mar 1973 | DE |
WO 9931737 | Jun 1999 | DE |
19848078 | Apr 2000 | DE |
WO 2004027882 | Apr 2004 | DE |
102005059362 | Sep 2006 | DE |
102005028403 | Dec 2006 | DE |
0594427 | Apr 1994 | EP |
1005085 | May 2000 | EP |
1187226 | Mar 2002 | EP |
1187227 | Mar 2002 | EP |
1187228 | Mar 2002 | EP |
1521313 | Apr 2005 | EP |
2 056 363 | May 2009 | EP |
2056363 | May 2009 | EP |
2337072 | Jun 2011 | EP |
2341280 | Jul 2011 | EP |
WO 2010015825 | Feb 2010 | GB |
6284942 | May 1987 | JP |
03209781 | Sep 1991 | JP |
0545812 | Jun 1993 | JP |
8139257 | May 1996 | JP |
09246602 | Sep 1997 | JP |
10012915 | Jan 1998 | JP |
10261821 | Sep 1998 | JP |
2000223752 | Aug 2000 | JP |
2001000043 | Jan 2001 | JP |
2001057446 | Feb 2001 | JP |
2001351404 | Dec 2001 | JP |
2002184207 | Jun 2002 | JP |
2002184207 | Jun 2002 | JP |
2003-168305 | Jun 2003 | JP |
2003168305 | Jun 2003 | JP |
2003168305 | Jun 2003 | JP |
2004095580 | Mar 2004 | JP |
2004512687 | Apr 2004 | JP |
2004266168 | Sep 2004 | JP |
2005142311 | Jun 2005 | JP |
200505158957 | Jun 2005 | JP |
2005-228695 | Aug 2005 | JP |
2005228695 | Aug 2005 | JP |
2005228695 | Aug 2005 | JP |
2006019598 | Jan 2006 | JP |
2006054329 | Feb 2006 | JP |
2006054329 | Feb 2006 | JP |
2006114854 | Apr 2006 | JP |
2006-128512 | May 2006 | JP |
2006128512 | May 2006 | JP |
2006173271 | Jun 2006 | JP |
2006261039 | Sep 2006 | JP |
2006261375 | Sep 2006 | JP |
2006294898 | Oct 2006 | JP |
2006344690 | Dec 2006 | JP |
2007049172 | Feb 2007 | JP |
200759260 | Mar 2007 | JP |
2007059207 | Mar 2007 | JP |
2007067103 | Mar 2007 | JP |
2007112134 | May 2007 | JP |
2007189239 | Jul 2007 | JP |
2007519221 | Jul 2007 | JP |
2007227679 | Sep 2007 | JP |
2007251214 | Sep 2007 | JP |
2007529105 | Oct 2007 | JP |
2007324608 | Dec 2007 | JP |
200810691 | Jan 2008 | JP |
200828171 | Feb 2008 | JP |
2008505433 | Feb 2008 | JP |
2008123818 | May 2008 | JP |
2008218586 | Sep 2008 | JP |
2008252262 | Oct 2008 | JP |
2010511978 | Apr 2010 | JP |
2011521469 | Jul 2011 | JP |
WO 2006111805 | Oct 2006 | RU |
540163 | Jul 2003 | TW |
540163 | Jul 2003 | TW |
200525775 | Aug 2005 | TW |
200633265 | Sep 2006 | TW |
200620718 | Oct 2007 | TW |
200827618 | Jul 2008 | TW |
1404226 | Aug 2013 | TW |
WO 0217405 | Feb 2002 | WO |
WO 02097884 | Dec 2002 | WO |
WO 0297884 | Dec 2002 | WO |
WO 03019072 | Mar 2003 | WO |
WO 2004044877 | May 2004 | WO |
WO2005013365 | Feb 2005 | WO |
WO 2005013365 | Feb 2005 | WO |
WO 2005043627 | May 2005 | WO |
WO 2006001221 | Jan 2006 | WO |
WO 2006001221 | Jan 2006 | WO |
WO 2006016326 | Feb 2006 | WO |
WO 2006054329 | Feb 2006 | WO |
WO 2006054228 | May 2006 | WO |
WO 2006054228 | May 2006 | WO |
WO 2006068297 | Jun 2006 | WO |
WO 2006068297 | Jun 2006 | WO |
WO 2006068297 | Jun 2006 | WO |
WO 2006111805 | Oct 2006 | WO |
WO 2006135005 | Dec 2006 | WO |
WO 2007055455 | May 2007 | WO |
WO 2007121486 | Oct 2007 | WO |
WO 2007126720 | Nov 2007 | WO |
WO 2007138698 | Dec 2007 | WO |
WO 2008003176 | Jan 2008 | WO |
WO 2009157999 | Dec 2009 | WO |
WO 2010133772 | Nov 2010 | WO |
Entry |
---|
Nichia Corp. White LED Part No. NSPW3008S, Specification for Nichia White LED , Model NSPW300BS., Jan. 14, 2004. |
Nicha Corp., White LED Part No. NSPW312BS, Specification for Nichia White LED, Model NSPW312BS. Jan. 14, 2004. |
Kim J.K et al. “Strongly Enhanced Phosphor Efficiency in GaInN White Light-Emitting Diodes Using Remote Phosphor Configuration and Diffuse Reflector Cup” Japanese Journal of Applied Physics, Japan Society of Applied Physics, Tokyo, JP, vol. 44, No. 20-23, Jan. 1, 2005 XP-001236966, pp. 649-651. |
JP 2001 060072A , Abstract, Matsushita Electric Ind. Co Ltd., Mar. 6, 222001. |
Lamina, Inc., Titan Turbo™ LED Light Engines, Data Sheet, 2008. |
Cree, Inc. Cree® XLamp® XR-E and XR-C LED Data Sheet, 2007, pp. 1-11. |
Cree, Inc. Cree®EZ1000™ EZBright LED Data Sheet, 2006,pp. 1-6. |
Cree, Inc. Cree®EZ700™ EZBright LED Data Sheet, 2006, pp. 1-6. |
U.S. Appl. No. 11/656,759, filed Jan. 22, 2007 and U.S. Appl. No. 11/899,790, filed Sep. 7, 2007, “Wafer Level Phosphor Coating Method and Devices Fabricated Utilizing Method”. |
U.S. Appl. No. 11/473,089, filed Jun. 21, 2006, “Close Loop Electrophoretic Deposition of Semiconductor Devices”. |
Search Report and Written Opinion from related PCT Application No. PCT/US2009/002155, dated: Aug. 6, 2009. |
PCT Invitation to Pay Additional Fees and Communication Relating to the Results of Partial International Search for related PCT application No. PCT/US2009/001628, dated: Oct. 12, 2009. |
Declaration of Gerald Negley under 37 C.F.R.§ 1.132, dated: Aug. 20, 2009. |
Declaration of Charles Swoboda under 37 C.F.R.§ 1.132, dated: Aug. 19, 2009. |
Office Action from U.S. Appl. No. 12/288,957, dated: Sep. 21, 2010. |
Response to Office Action from U.S. Appl. No. 12/288,957, filed Dec. 21, 2010. |
Office Action from U.S. Appl. No. 12/629,735, dated: Sep. 22, 2010. |
Response to Office Action from U.S. Appl. No. 12/629,735, filed Dec. 22, 2010. |
Office Action from U.S. Appl. No. 12/288,957, dated: Mar. 9, 2011. |
Office Action from U.S. Appl. No. 12/629,735, dated: Mar. 10, 2011. |
EPO Communication Pursuant to Rule 161(1) and 162 EPC for European Patent Application No. 09750906.1 dated Feb. 1, 2011. |
International Search Report and Written Opinion for PCT/US2009/001628 dated Dec. 3, 2009. |
EPO Communication Pursuant to Rule 161(1) and 162 EPC for counterpart European Patent Application No. 09758647.3 dated Jan. 24, 2011. |
International Search Report and Written Opinion from PCT Application No. PCT/US2010/003190 dated Apr. 6, 2011. |
International Search Report and Written Opinion for PCT/US2010/003168 dated Apr. 26, 2011. |
Summary of Notice of Reasons for Rejection for Japanese Patent Application No. 2007-228699 dated May 10, 2011. |
First Examination Report for counterpart application No. EP 09758647.3 dated Jun. 21, 2011. |
Notice of Reasons for Rejection from Japanese Patent Application No. 2008-221738, dated: Aug. 3, 2011. |
First Office Action from Chinese Patent Application 200980142352.8, dated Aug. 27, 2012 (received Nov. 2, 2012). |
Notice of Reasons for Rejection from Japanese Patent Application No. 2011-533175, dated Apr. 2013. |
Second Office Action from Chinese Patent Application No. 200980142352.8, dated May 6, 2013. |
Third Office Action from Chinese Patent Application No. 200980125244.X, dated May 31, 2013. |
Office Action from U.S. Appl. No. 11/982,276, dated Aug. 7, 2012. |
Response to OA from U.S. Appl. No. 11/982,276, filed Sep. 25, 2012. |
Office Action from U.S. Appl. No. 12/643,670, dated Oct. 1, 2012. |
Office Action from U.S. Appl. No. 11/982,276, dated Oct. 10, 2012. |
Office Action from U.S. Appl. No. 13/485,035, dated Jan. 22, 2013. |
Office Action from U.S. Appl. No. 12/862,640, dated Jan. 24, 2013. |
Office Action from U.S. Appl. No. 13/029,005, dated Jan. 24, 2013. |
Response to OA from U.S. Appl. No. 12/643,670, filed Dec. 21, 2012. |
Response to OA from U.S. Appl. No. 11/982,276, filed Oct. 31, 2012. |
Response to OA from U.S. Appl. No. 13/489,035, filed Jun. 5, 2013. |
Response to OA from U.S. Appl. No. 12/862,640, filed Apr. 17, 2013. |
Response to OA from U.S. Appl. No. 13/029,005, filed Apr. 17, 2013. |
Office Action from U.S. Appl. No. 13/177,415, dated Jan. 25, 2013. |
Office Action from U.S. Appl. No. 12/629,735, dated Feb. 8, 2013. |
Office Action from U.S. Appl. No. 12/544,131, dated Jan. 15, 2013. |
Office Action from U.S. Appl. No. 12/643,705, dated Jun. 13, 2012. |
Response to OA from U.S. Appl. No. 13/177,415, filed Apr. 23, 2013. |
Response to OA from U.S. Appl. No. 12/629,735, filed Jun. 10, 2013. |
Response to OA from U.S. Appl. No. 12/544,131, filed Mar. 13, 2013. |
Response to OA from U.S. Appl. No. 12/643,705, filed Sep. 10, 2012. |
Office Action from U.S. Appl. No. 11/982,276, dated May 29, 2013. |
Office Action from U.S. Appl. No. 12/862,640, dated Apr. 30, 2013. |
Office Action from U.S. Appl. No. 12/288,957, dated Mar. 26, 2013. |
Office Action from U.S. Appl. No. 13/177,415, dated May 2, 2013. |
Response to OA from U.S. Appl. No. 12/288,957, filed Jun. 21, 2013. |
Examination Report from European Patent Appl. No. 10 757 645.6-1802, dated Jun. 28, 2013. |
Decision of Rejection and Decision of Declining Amendment from Japanese Patent appl. No. 2011-512442, dated Jun. 19, 2013. |
First Office Action for Chinese Patent Application No. 200980125244.X, dated May 28, 2012. |
Notice of Reasons for Rejection in Japanese Patent Application No. 2011-512442, dated Aug. 7, 2012. |
International Search Report and Written Opinion from PCT/US2011/001200, dated Apr. 27, 2012. |
First Office Action for Chinese Patent Application No. 201230001815.3, dated Apr. 11, 2012. |
Summary of Notice of Reasons for Rejection from Japanese Patent Application No. 2007-228699, dated May 8, 2012. |
Notice of Reasons for Rejection from Japanese Patent Application No. 2008-221738, dated May 29, 2012. |
Reason for Rejection for Japanese Patent Application No. 2011-510484, dated Aug. 7, 2012. |
Office Action for U.S. Appl. No. 12/883,979, dated Sep. 12, 2011. |
Response to Office Action Sep. 12, 2011, U.S. Appl. No. 12/883,979, filed Feb. 7, 2012. |
Notice of Allowance from U.S. Appl. No. 12/883,979, dated Mar. 19, 2012. |
Office Action for U.S. Appl. No. 12/156,995, dated Aug. 30, 2011. |
Response to Office Action dated Aug. 30, 2011, U.S. Appl. No. 12/156,995, filed Nov. 29, 2011. |
Office Action for U.S. Appl. No. 12/288,957, dated Oct. 18, 2011. |
Response to Office Action dated Oct. 18, 2011, U.S. Appl. No. 12/288,957, filed Dec. 19, 2011. |
Advisory Action tor U.S. Appl. No. 12/288,957, dated Jan. 11, 2012. |
Response to Advisory Action U.S. Appl. No. 12/288,957, filed Feb. 15, 2012. |
Office Action for U.S. Appl. No. 11/982,276, dated Feb. 22, 2012. |
PCT Preliminary Report and Written Opinion from PCT Appl. No. PCT/US2011/001200, dated Jan. 17, 2013. |
Search Report from Chinese Patent Application No. 200980125244.X, dated Nov. 5, 2012. |
Second Office Action from Chinese Patent Application No. 200980125244.X, dated Nov. 26, 2012. |
Decision of Rejection from Japanese Patent Application No. 2008-221738, dated Feb. 26, 2013. |
Decision of Dismissal of Amendment from Japanese Patent Application No. 2008-221738, dated Feb. 26, 2013. |
Office Action from Japanese Patent Application No. 2011-512442, dated Feb. 22, 2013. |
Satoshi Emoto, “How to make Mobile”, [on line], May 30, 2001, ITmedia (searched on Feb. 15, 2013), internet URL:http//www.itmedia.co.jp/mobile/rensai/howtomake/04. |
Office Action from Japanese Patent Appl. No. 2007-228699, dated Mar. 6, 2013. |
Office Action from Japanese Patent Appl. No. 2011-533175, dated Jul. 25, 2013. |
Notice of Reconsideration from Japanese Patent Appl. No. 2008-221738, dated Jul. 9, 2013. |
International Search Report and Written Opinion for Appl. No. PCT/US2013/038391, dated Aug. 8, 2013. |
Notice of Reasons for Rejection from Japanese Patent Appl. No. 2012-544480, dated Oct. 29, 2013. |
Office Action from U.S. Appl. No. 11/982,276, dated Oct. 25, 2013. |
Office Action from U.S. Appl. No. 13/971,547, dated Nov. 6, 2013. |
Interrogation from Japanese Patent Appl. No. 2008-221738, dated Sep. 10, 2013. |
First Office Action from Chinese Patent Appl. No. 200980125251, dated Aug. 8, 2013 (Received Oct. 4, 2013). |
Search Report from Chinese Patent Appl. No. 200980125251, dated Jul. 31, 2013 (Received Oct. 14, 2013). |
Office Action from U.S. Appl. No. 12/629,735, dated Sep. 18, 2013. |
Office Action from U.S. Appl. No. 13/489,035, dated Aug. 5, 2013. |
Response to OA from U.S. Appl. No. 13/489,035, filed Oct. 7, 2013. |
Office Action from U.S. Appl. No. 12/288,957, dated Sep. 13, 2013. |
Office Action from U.S. Appl. No. 12/643,670, dated Jun. 25, 2013. |
Office Action from U.S. Appl. No. 13/177,415, dated Oct. 7, 2013. |
Third Office Action and Search Report from Chinese Patent Appl. No. 2009801142352.8 dated Nov. 23, 2013. |
Decision of Rejection from Japanese Patent Appl. No. 2007-228699, dated Mar. 18, 2014. |
European Search Report from European Patent appl. No. 08252829.0, dated Feb. 28, 2014. |
Office Action from Taiwanese Patent appl. No. 098109589, dated Feb. 18, 2014. |
European Examination from European Patent appl. No. 11748462.4-1757, dated Feb. 21, 2014. |
Appeal Board's Questioning from Japanese Patent Appl. No. 2011-512442, dated Jan. 17, 2014. |
Decision of Rejection from Chinese Patent Application No. 200980125244.X, dated Jan. 13, 2014. |
Office Action from Japanese Patent Appl. No. 2013-064671, dated Feb. 3, 2014. |
Extended European Search Report from European Patent Appl. No. 13197857.9, dated Feb. 7, 2014. |
European Search Report from European Patent Appl. No. 10757645.6, dated Feb. 2, 2014. |
Office Action from U.S. Appl. No. 13/177,415, dated May 7, 2014. |
Office Action from U.S. Appl. No. 13/971,547, dated May 8, 2014. |
Response to Office Action U.S. Appl. No. 13/971,547, filed Jul. 11, 2014. |
Office Action from Japanese Patent Appl. No. 2008-221738 dated Apr. 8, 2014. |
Office Action from Japanese Patent Appl. No. 2011-533175 dated Apr. 28, 2014. |
Office Action from U.S. Appl. No. 12/643,670, dated Mar. 31, 2014. |
Fourth Office Action from Chinese Patent Appl. No. 2009801423528, dated May 29, 2014. |
Office Action and Search Report from Taiwanese Patent Appl No. 098109421, dated Aug. 22, 2014. |
Notice of Reasons for Rejection from Japanese Patent Appl. No. 2012-544480, dated Aug. 5, 2014. |
Office Action from U.S. Appl. No. 12/288,957, dated Aug. 12, 2014. |
Office Action from Taiwanese Patent Appl. No. 098136067, dated Jun. 26, 2014. |
Office Action from Taiwanese Patent Appl. No. 098109589, dated Jul. 11, 2014. |
Fifth Office Action from Chinese Appl. No. 2009801423528, dated Dec. 31, 2014. |
Second Office Action from Chinese Appl No. 201080062058.9, dated Dec. 31, 2014. |
Office Action from U.S. Appl. No. 12/629,735, dated Dec. 18, 2014. |
Office Action from U.S. Appl. No. 13/633,272, dated Dec. 31, 2014. |
Office Action from U.S. Appl. No. 13/177,415, dated Jan. 8, 2015. |
Office Action from U.S. Appl. No. 12/288,957, dated Feb. 5, 2015. |
Office Action from Korean Appl. No. 10-2011-7000240, dated Feb. 17, 2015. |
Office Action from Taiwanese Appl. No. 098136067, dated Jan. 21, 2015. |
First Office Action and Search Report from Chinese Appl. No. 2011800428036, dated Jan. 21, 2015. |
First Office Action from Chinese Patent Appl. No. 201210492856.6, dated Jan. 5, 2015. |
Notification of Reexamination from Chinese Patent Appl. No. 200980125244X, dated Mar. 2, 2015. |
Office Action from Korean Patent Appl. No. 10-2010-7025650, dated Feb. 17, 2015. |
Third Office Action from Chinese Appl. No. 200980125251.X, dated Oct. 31, 2014. |
Pretrial Report from Japanese Appl. No. 2011-533175, dated Oct. 8, 2014. |
Office Action from Taiwanese Patent Appl. No. 099105210, dated Oct. 20, 2014. |
Reexamination Report from Japanese Appl. No. 2007-228699, dated Nov. 7, 2014. |
Appeal Decision from Japanese Appl. No. 2013-12017, dated Nov. 25, 2014. |
Reasons for Rejection from Japanese Appl. No. 2013-064671, dated Nov. 18, 2014. |
International Preliminary Report from Appl. No. PCT/US2013/038391, dated Nov. 25, 2014. |
Office Action from U.S. Appl. No. 12/643,670, dated Oct. 15, 2014. |
Office Action from U.S. Appl. No. 11/982,276, dated Oct. 23, 2014. |
Office Action from U.S. Appl. No. 12/288,957, dated Nov. 19, 2014. |
Office Action from U.S. Appl. No. 11/982,276, dated Apr. 16, 2015. |
Office Action from U.S. Appl. No. 12/643,670, dated Apr. 24, 2015. |
Office Action from Japanese Patent Appl. No. 2011-533175, dated Apr. 28, 2015. |
Office Action from Taiwanese Patent Appl. No. 099145035, dated Apr. 24, 2015. |
Summons to attend oral hearing from European Appl. No. 10757645.6-1802, dated Apr. 30, 2015. |
Office Action from Japanese Appl. No. 2013-064671, dated Jun. 2, 2015. |
Office Action from Taiwanese Appl. No. 098109421, dated Apr. 22, 2015. |
Decision of Rejection and Non Acceptance of Amendment from Japanese Patent Appl. No. 2012-544480, dated May 12, 2015. |
Office Action from U.S. Appl. No. 13/833,272, dated Sep. 24, 2015. |
Office Action from U.S. Appl. No. 13/177,415, dated Oct. 16, 2015. |
Final Notice for Reasons for Rejection from Japanese Patent appl. No. 2013-064671, dated Jun. 2, 2015 (translations). |
Decision of Rejection from Chinese Patent Appl. No. 200980142352.8, dated Jul. 14, 2015. |
Office Action from U.S. Appl. No. 13/177,415, dated Jun. 18, 2015. |
Response to OA from U.S. Appl. No. 13/177,415, filed Aug. 17, 2015. |
Office Action from U.S. Appl. No. 12/629,735, dated Jul. 15, 2015. |
Office Action from U.S. Appl. No. 12/288,957, dated Jul. 30, 2015. |
Notification of Reexamination from Chinese Patent Appl. No. 200980125244X, dated Oct. 15, 2015. |
Notification of Filing Receipt (Reexamination) from Chinese Patent Appl. No. 200980142352.8 dated Nov. 10, 2015. |
Trial Decision from Japanese Patent Appl. No. 2011-533175, dated Oct. 27, 2015. |
Decision to Refuse a European Patent Application. European Patent Appl. No. 10757645.6, dated Oct. 27, 2015. |
Decision of Reexamination from Chinese Patent Appl. No. 200980142352.8, dated Dec. 2, 2015. |
Office Action for Japanese Application No. 2007-228695; dated Apr. 1, 2016. |
Sixth Office Action for Chinese Application No. 2009601423528, dated Apr. 1, 2016. |
Notice of Allowance for Application No. 10757645.6; dated Apr. 15, 2016, Aug. 9, 2016. |
Decision of Grant for Application No. 2012-544480; dated May 31, 2016. |
Notice of Issuance for Chinese Application No. 20098012544, dated Jun. 16, 2016. |
Office Action from U.S. Appl. No. 13/833,272; dated Jan. 6, 2016. |
Office Action from U.S. Appl. No. 11/982,276; dated Feb. 4, 2016. |
Decision of Rejection from Japanese Patent Appl. No. 2013-064671, dated Dec. 28, 2015. |
Examination Report from European Patent appl. No. 11 748 482.4-1757, dated Nov. 16, 2015. |
Office Action from U.S. Appl. No. 11/982,276, dated Aug. 18, 2016. |
Office Action from U.S. Appl. No. 13/833,272, dated Aug. 23, 2016. |
Office Action from Chinese Patent Application No. 2009801423528: dated Sep. 21, 2016. |
Office Action from European Patent Application No. 11748482.4: dated Oct. 18, 2016. |
Official Decision for Japanese Appl. No. 2007-228699: dated Jan. 20, 2017. |
Number | Date | Country | |
---|---|---|---|
20090050908 A1 | Feb 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11982275 | Oct 2007 | US |
Child | 12156995 | US | |
Parent | 11743324 | May 2007 | US |
Child | 11982275 | US |