Claims
- 1. A memory, comprising:array of storage cells each for storing a bit of information having a logic state; a set of conductors that enable sensing of the logic states of the storage cells; circuitry for reading the storage cells including circuitry for applying a potential to the conductors corresponding to the storage cells being read; circuitry for applying a potential to the conductor corresponding to the storage cells not being read that is substantially equal potential to the potential applied to the conductors corresponding to the storage cells being read.
- 2. The memory of claim 1, wherein the conductors comprise a set of top conductors.
- 3. The memory of claim 1, wherein the conductors comprise a set of bottom conductors.
- 4. The memory of claim 1, wherein the circuitry for applying comprises:amplifier having an input coupled to one of the conductors to sense an electrical current from one of the storage cells being read; circuitry for applying a potential to one or more of the conductors not coupled to the storage cell being read such that the potential is substantially equal to a potential of the input to the amplifier.
- 5. The memory of claim 1, wherein each storage cell includes a diode structure that reduces an amount of leakage electrical current during a read operation.
- 6. A method for reading a memory, comprising the step of applying a potential to a set of conductors corresponding to a set of storage cells in the memory not being read that is substantially equal potential to a potential applied to a set of conductors corresponding to a set of storage cells in the memory being read.
- 7. The method of claim 6, wherein the step of applying a potential comprises the step of applying the potential to a set of top conductors in the memory.
- 8. The method of claim 6, wherein the step of applying a potential comprises the step of applying the potential to a set of bottom conductors in the memory.
- 9. The method of claim 6, wherein the step of applying a potential comprises the steps of:coupling an input of an amplifier to one of the conductors to sense an electrical current from a storage cell being read; applying a potential to one or more of the conductors not coupled to the storage cell being read such that the potential is substantially equal to a potential of the input to the amplifier.
- 10. The method of claim 6, further comprising the step of providing a diode structure in a storage cell of the memory such that the diode structure reduces the amount of leakage electrical current during the read operation.
Parent Case Info
This application is a divisional of Ser. No. 08/974,925 filed Nov. 20, 1997 now U.S. Pat. No. 6,169,686.
US Referenced Citations (10)
Non-Patent Literature Citations (1)
Entry |
European Search Report, Application No.: EP 98 30 8662, dated May 27, 1999. |