Claims
- 1. A split-gate flash memory cell comprising:providing a semiconductor substrate having active and passive regions defined; a shallow trench isolation formed in said substrate; a floating gate structure further comprising a first polysilicon layer, an oxide layer on top, which in turn is covered by a silicon nitride layer formed on said substrate; a novel poly-tip formed of said floating gate structure, said poly-tip having a thickness between about 80 to 100 Å; a hot temperature oxide (HTO) layer covering said floating gate structure, including said poly-tip; a control gate formed over said HTO layer serving as inter-dielectric poly; oxide spacers formed over sidewalls of said floating gate and said control gate; a self-aligned source line formed in said substrate; source and drain regions in said substrate; and a metal plug in a contact hole contacting said source region.
- 2. The split-gate flash memory of claim 1, wherein the thickness of said first polysilicon layer is between about 800 to 900 Å.
- 3. The split-gate flash memory of claim 1, wherein said shallow trench isolation has a depth between about 3400 to 3600 Å.
- 4. The split-gate flash memory of claim 1, wherein said HTO layer has a thickness between about 90 to 105 Å.
- 5. The split-gate flash memory of claim 1, wherein said metal plug comprises tungsten.
Parent Case Info
This is a division of patent application Ser. No. 09/208,913, filing date Dec. 10, 1998, U.S. Pat. No. 6,309,928, Novel Split-Gate Flash Cell, assigned to the same assignee as the present invention.
US Referenced Citations (23)
Foreign Referenced Citations (1)
Number |
Date |
Country |
4-07-135265 |
May 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
S. Wolf, “Silicon Processing for the VLSI Era,” vol. 2, Lattice Press, Sunset Beach CA, 1990, pp. 438 and pp. 632-634. |