Claims
- 1. A multi-layer lateral double diffused structure, comprising:a topmost layer of N type silicon; a middle layer of P type silicon; and a bottommost layer of N type silicon, having a thickness between about 1,000 and 6,000 Angstroms, said structure being part of a power MOSFET that has a gate and a drain; and said structure being located between said gate and said drain.
- 2. The structure described in claim 1 wherein said topmost layer of N type silicon has a resistivity between about 0.002 and 0.02 ohm cm.
- 3. The structure described in claim 1 wherein said topmost layer of N type silicon has a thickness between about 300 and 2,000 Angstroms.
- 4. The structure described in claim 1 wherein said middle layer of P type silicon has a resistivity between about 0.007 and 0.05 ohm cm.
- 5. The structure described in claim 1 wherein said middle layer of P type silicon has a thickness between about 1,000 and 3,000 Angstroms.
- 6. The structure described in claim 1 wherein said bottommost layer of N type silicon has a resistivity between about 0.03 and 0.2 ohm cm.
- 7. A stacked high frequency LDMOSFET, comprising:a P+ silicon substrate on which has been deposited an epitaxial layer of P-silicon having an upper surface; a P+ sinker region that extends downwards from said upper surface through the P− epitaxial layer into the P+ substrate; a polysilicon gate pedestal over said upper surface, there being a layer of gate oxide between the pedestal and the upper surface; an N+ source region on a first side of said gate pedestal and a P− body under the gate extending into said source region; a drain region on an opposing second side of the gate there being a separation region between the gate and the drain region; in said separation region, a first N type LDD layer that extends downward from said upper surface to a first interface; in said separation region, a P type LDD layer that extends downward from said first interface to a second interface; and in said separation region, a second N type LDD layer, having a thickness between about 1,000 and 6,000 Angstroms, that extends downward from said second interface to a third interface.
- 8. The stacked LDMOSFET described in claim 7 wherein said first N type LDD layer has a resistivity between about 0.002 and 0.02 ohm cm.
- 9. The stacked LDMOSFET described in claim 7 wherein said first N type LDD layer has a thickness between about 300 and 2,000 Angstroms.
- 10. The stacked LDMOSFET described in claim 7 wherein said P type LDD layer has a resistivity between about 0.007 and 0.05 ohm cm.
- 11. The stacked LDMOSFET described in claim 7 wherein said P type LDD layer has a thickness between about 1,000 and 3,000 Angstroms.
- 12. The stacked LDMOSFET described in claim 7 wherein said second N type LDD layer has a resistivity between about 0.03 and 0.2 ohm cm.
- 13. The stacked LDMOSFET described in claim 7 wherein said stacked LDMOSFET has breakdown voltage greater than about 70 volts and an on resistance less than about 0.05 ohms per micron where response is linear.
Parent Case Info
This is a division of patent application Ser. No. 09/849,675, filing date May 7, 2007 U.S. Pat. No. 6,489,203, Stacked Ldd High Frequency Lmosfet, assigned to the same assignee as the present invention.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Der-Gao Lin et al., in “A Novel LDMOS Structure with a Step Gate Oxide”, IEDM 1995, pp. 38.2.1-38.2.2 (pp. 963-966). |