Claims
- 1. A static induction thyristor, comprising a high resistance semiconductor substrate (2) of one conductivity type, a low resistance anode region (3) of the other conductivity type on one main surface of said substrate, a gridlike, low resistance gate region (4) of said other conductivity type buried in the opposite surface of said substrate, and having the same impurity concentration with that of the anode region (3) and made by a same diffusion step, a high resistance and relatively low doped region (5) of said one conductivity type over said gate region (4) including a middle resistance region (L.sub.4) having a substantially homogeneous impurity concentration in the range 3.times.10.sup.15 to 6.times.10.sup.15 cm.sup.-3 interposed between the high resistance region (5) and a cathode region and having a thickness of one to three microns, and a low resistance cathode region (6) of said one conductivity type over said high resistance region (5), and respective anode, gate, and cathode electrodes (7), (8) and (9) each connected respectively with the exposed portions of said anode region (3), gate region (4), and cathode region (6), wherein forward direction anode voltage may be applied between said anode and cathode electrodes, and a reverse direction gate voltage may be applied between said gate and cathode electrodes, the thyristor including
- (a) said high resistance region (5) having an effective impurity concentration in the range of 10.sup.11 to 5.times.10.sup.14 cm.sup.-3 ; and
- (b) a gate having its size which satisfies the voltage gain (.mu.) relationship:
- .mu.=L.multidot.L.sub.GA /d.sup.2 >10
- where L is the diameter or length of said gate,
- d is the interval between adjacent gates,
- L.sub.GA is the depth of a depletion layer between the gate region (4) and the anode region (3),
- wherein the static induction thyristor satisfies either of the following formulae at the turn-off operation;
- rgI.sub.GP <V.sub.GO +V.sub.bi
- and
- rgI.sub.GP <V.sub.bi.
- 2. A static induction thyristor as claimed in claim 1, having a voltage gain of 100 or more.
- 3. A static induction thyristor as claimed in claim 2, wherein said cathode region (6) is connected to a part of said middle resistance region (L.sub.4).
- 4. A static induction thyristor as claimed in claim 1, wherein said cathode region (6) is connected to a part of said middle resistance region (L.sub.4).
- 5. A static induction thyristor as claimed in claim 1, wherein the anode region (3) is provided on a part of said one main surface of the substrate (2), and a low resistance cathode region (11) of said one conductivity type is provided at another part of said one main surface of the substrate.
- 6. A static induction thyristor as claimed in claim 1, wherein said gate regions (24) are cut into the substrate (22) having exposed bottom and sidewalls to form a buried gate region, with an oxide (30) formed onto the substrate on said bottom and sidewalls, an electrode (28) formed over said bottom oxide and said gate region formed between the edges of said bottom oxide and said electrode and said substrate.
- 7. A static induction thyristor as claimed in claim 1, wherein said high resistance region has a thickness of about ten microns and L.sub.GA has a thickness of about two-hundred seventy microns.
- 8. A reverse conductive type static induction thyristor, comprising a high resistance semiconductor substrate (2) of one conductivity type, a middle resistance region (10) of the one conductivity type on one main surface of said substrate, a low resistance anode region (3) of the other conductivity type on the middle resistance region surrounded by a low resistance region (11) of the one conductivity type on the middle resistance region, a grid-like, low resistance gate region (4) of said other conductivity type buried in the opposite surface of said substrate, and having the same impurity concentration with that of the anode region (3) and made by a same diffusion step, a high resistance and relatively low doped region (5) of said one conductivity type over said gate region (4) including a middle resistance region (L.sub.4) having a substantially homogeneous impurity concentration in the range 3.times.10.sup.15 to 6.times.10.sup.15 cm.sup.-3 interposed between the high resistance region (5) and a cathode region and having a thickness of one to three microns, and a low resistance cathode region (6) of said one conductivity type over said high resistance region (5), and respective anode, gate, and cathode electrodes (7), (8) and (9) each connected respectively with the exposed portions of said anode region (3), gate region (4), and cathode region (6), said gate and cathode electrodes (8) and (9) being substantially planar with one another and said gate electrode (8) connected to said gate region (4) by a gate connecting region (12) wherein forward direction anode voltage may be applied between said anode and cathode electrodes, and a reverse direction gate voltage may be applied between said gate and cathode electrodes, the thyristor including
- (a) said high resistance region (5) having an effective impurity concentration in the range of 10.sup.11 to 5.times.10.sup.14 cm.sup.-3 ; and
- (b) a gate having its size which satisfies the voltage gain (.mu.) relationship:
- .mu.=L.multidot.L.sub.GA /d.sup.2 >10
- where L is the diameter or length of said gate,
- d is the interval between adjacent gates,
- L.sub.GA is the depth of a depletion layer between the gate region (4) and the anode region (3),
- wherein the static induction thyristor satisfies either of the following formulae at the turn-off operation;
- rgI.sub.GP <V.sub.GO +V.sub.bi
- and
- rgI.sub.GP <V.sub.bi.
- 9. A static induction thyristor as claimed in claim 8, having a voltage gain of 100 or more.
- 10. A static induction thyristor as claimed in claim 9, wherein said cathode region (6) is connected to a part of said middle resistance region (L.sub.4).
- 11. A static induction thyristor as claimed in claim 8, wherein said cathode region (6) is connected to a part of said middle resistance region (L.sub.4).
- 12. A static induction thyristor as claimed in claim 8, wherein the anode region (3) is provided on a part of said one main surface of the substrate (2), and a low resistance cathode region (11) of said one conductivity type is provided at another part of said one main surface of the substrate.
- 13. A static induction thyristor as claimed in claim 8, wherein said gate regions (24) are cut into the substrate (22) having exposed bottom and sidewalls to form a buried gate region, with an oxide (30) formed onto the substrate on said bottom and sidewalls, an electrode (28) formed over said bottom oxide and said gate region formed between the edges of said bottom oxide and said electrode and said substrate.
- 14. A static induction thyristor as claimed in claim 8, wherein said high resistance region has a thickness of about ten microns and L.sub.GA has a thickness of about two-hundred seventy microns.
- 15. A static induction thyristor having a surface gate construction, comprising a high resistance semiconductor substrate (22) of one conductivity type, a low resistance anode region (23) of the other conductivity type on one main surface of said substrate, a grid-like, low resistance gate region (24) of said other conductivity type buried in the opposite surface of said substrate, and having the same impurity concentration with that of the anode region (23) and made by a same diffusion step, a high resistance and relatively low doped region (25) of said one conductivity type over said gate region (24) including a middle resistance region (L.sub.4) having a substantially homogeneous impurity concentration in the range 3.times.10.sup.15 to 6.times.10.sup.15 cm.sup.-3 interposed between the high resistance region (25) and a low resistance cathode region (26) of said one conductivity type over portions of said high resistance region (25), and respective anode, gate, and cathode electrodes (27), (28) and (29) each connected respectively with the exposed portions of said anode region (23), gate region (24), and cathode region (26), said gate and cathode electrodes (28) and (29) being substantially planar with one another, separated by oxide regions (30) wherein forward direction anode voltage may be applied between said anode and cathode electrodes, and a reverse direction gate voltage may be applied between said gate and cathode electrodes, the thyristor including
- (a) said high resistance region (5) having an effective impurity concentration in the range of 10.sup.11 to 5.times.10.sup.14 cm.sup.-3 ; and
- (b) a gate having its size which satisfies the voltage gain (.mu.) relationship:
- .mu.=L.multidot.L.sub.GA /d.sup.2 >10
- where L is the diameter or length of said gate,
- d is the interval between adjacent gates,
- L.sub.GA is the depth of a depletion layer between the gate region (4) and the anode region (3),
- wherein the static induction thyristor satisfies either of the following formulae at the turn-off operation;
- rgI.sub.GP <V.sub.GO +V.sub.bi
- and
- rgI.sub.GP <V.sub.bi.
- 16. A static induction thyristor as claimed in claim 15, having a voltage gain of 100 or more.
- 17. A static induction thyristor as claimed in claim 16, wherein said cathode region (26) is connected to a part of said middle resistance region (L.sub.4).
- 18. A static induction thyristor as claimed in claim 15, wherein said cathode region (26) is connected to a part of said middle resistance region (L.sub.4).
- 19. A static induction thyristor as claimed in claim 15, wherein the anode region (23) is provided on a part of said one main surface of the substrate (22), and a low resistance cathode region (11) of said one conductivity type is provided at another part of said one main surface of the substrate.
- 20. A static induction thyristor as claimed in claim 15, wherein said high resistance region has a thickness of about ten microns and L.sub.GA has a thickness of about two-hundred seventy microns.
- 21. A static induction thyristor having a surface gate construction, comprising a high resistance semiconductor substrate (22) of one conductivity type, a low resistance anode region (23) of the other conductivity type on one main surface of said substrate, a grid-like, low resistance gate region (24) of said other conductivity type buried in the opposite surface of said substrate, and having the same impurity concentration with that of the anode region (23) and made by a same diffusion step, a high resistance and relatively low doped region (25) of said one conductivity type over said gate region (24) including a middle resistance region (L.sub.4) having a substantially homogeneous impurity concentration in the range 3.times.10.sup.15 to 6.times.10.sup.15 cm.sup.-3 interposed between the high resistance region (25) and a low resistance cathode region (26) of said one conductivity type over portions of said high resistance region (25), and respective anode, gate, and cathode electrodes (27), (28) and (29) each connected respectively with the exposed portions of said anode region (23), gate region (24), and cathode region (26), said gate regions (24) are cut into the substrate (22) having exposed bottom and sidewalls to form a buried gate region on said bottom, with an oxide (30) formed onto the substrate on said sidewalls, an electrode (28) formed over said bottom gate region formed between the sidewall oxide wherein forward direction anode voltage may be applied between said anode and cathode electrodes, and a reverse direction gate voltage may be applied between said gate and cathode electrodes, the thyristor including
- (a) said high resistance region (5) having an effective impurity concentration in the range of 10.sup.11 to 5.times.10.sup.14 cm.sup.-3 ; and
- (b) a gate having its size which satisfies the voltage gain (.mu.) relationship:
- .mu.=L.multidot.L.sub.GA /d.sup.2 >10
- where L is the diameter or length of said gate,
- d is the interval between adjacent gates,
- L.sub.GA is the depth of a depletion layer between the gate region (4) and the anode region (3),
- wherein the static induction thyristor satisfies either of the following formulae at the turn-off operation;
- rgI.sub.GP <V.sub.GO +V.sub.bi
- and
- rgI.sub.GP <V.sub.bi.
- 22. A static induction thyristor as claimed in claim 21, having a voltage gain of 100 or more.
- 23. A static induction thyristor as claimed in claim 22, wherein said cathode region (26) is connected to a part of said middle resistance region (L.sub.4).
- 24. A static induction thyristor as claimed in claim 21, wherein said cathode region (26) is connected to a part of said middle resistance region (L.sub.4).
- 25. A static induction thyristor as claimed in claim 21, wherein the anode region (23) is provided on a part of said one main surface of the substrate (22), and a low resistance cathode region (11) of said one conductivity type is provided at another part of said one main surface of the substrate.
- 26. A static induction thyristor as claimed in claim 21, wherein said high resistance region has a thickness of about ten microns and L.sub.GA has a thickness of about two-hundred seventy microns.
- 27. A static induction thyristor having a surface gate construction, comprising a high resistance semiconductor substrate (22) of one conductivity type, a low resistance anode region (23) of the other conductivity type on one main surface of said substrate, a grid-like, low resistance gate region (24) of said other conductivity type buried in the opposite surface of said substrate, and having the same impurity concentration with that of the anode region (23) and made by a same diffusion step, a high resistance and relatively low doped region (25) of said one conductivity type over said gate region (24) including a middle resistance region (L.sub.4) having a substantially homogeneous impurity concentration in the range 3.times.10.sup.15 to 6.times.10.sup.15 cm.sup.-3 interposed between the high resistance region (25), and a low resistance cathode region (26) of said one conductivity type over portions of said high resistance region (25), and respective anode, gate, and cathode electrodes (27), (28) and (29) each connected respectively with the exposed portions of said anode region (23), gate region (24), and cathode region (26), said gate regions (24) are cut into the substrate (22) having exposed bottom and sidewalls to form a buried gate region, with an oxide (30) formed onto the substrate on said bottom and sidewalls, an electrode (28) formed over said bottom oxide and said gate region formed between the edges of said bottom oxide and said electrode and said substrate wherein forward direction anode voltage may be applied between said anode and cathode electrodes, and a reverse direction gate voltage may be applied between said gate and cathode electrodes, the thyristor including
- (a) said high resistance region (5) having an effective impurity concentration in the range of 10.sup.11 to 5.times.10.sup.14 cm.sup.-3 ; and
- (b) a gate having its size which satisfies the voltage gain (.mu.) relationship:
- .mu.=L.multidot.L.sub.GA /d.sup.2 >10
- where L is the diameter or length of said gate,
- d is the interval between adjacent gates,
- L.sub.GA is the depth of a depletion layer between the gate region (4) and the anode region (3),
- wherein the static induction thyristor satisfies either of the following formulae at the turn-off operation;
- rgI.sub.GP <V.sub.GO +V.sub.bi
- and
- rgI.sub.GP <V.sub.bi.
- 28. A static induction thyristor as claimed in claim 27, having a voltage gain of 100 or more.
- 29. A static induction thyristor as claimed in claim 28, wherein said cathode region (26) is connected to a part of said middle resistance region (L.sub.4).
- 30. A static induction thyristor as claimed in claim 27, wherein said cathode region (26) is connected to a part of said middle resistance region (L.sub.4).
- 31. A static induction thyristor as claimed in claim 27, wherein the anode region (23) is provided on a part of said one main surface of the substrate (22), and a low resistance cathode region (11) of said one conductivity type is provided at another part of said one main surface of the substrate.
- 32. A static induction thyristor as claimed in claim 27, wherein said high resistance region has a thickness of about ten microns and L.sub.GA has a thickness of about two-hundred seventy microns.
Priority Claims (1)
Number |
Date |
Country |
Kind |
55-163382 |
Nov 1980 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 888,577 filed July 21, 1986, which is a continuation of application Ser. No. 403,635 filed on July 20, 1982.
US Referenced Citations (6)
Continuations (2)
|
Number |
Date |
Country |
Parent |
888577 |
Jul 1986 |
|
Parent |
403635 |
Jul 1982 |
|