The present disclosure relates generally to semiconductor devices, and more particularly, to strained semiconductor devices and method for forming at least a portion thereof.
Strained channel is promising for promoting MOSFET transistor performance by enhancing carrier mobility. Specifically, PMOS prefers compressive strain and NMOS prefers tensile strain. In a conventional planar process for making strained transistors, a strained layer is formed as the transistor channel prior to transistor gate dielectric formation. The property of the strained channel is however degraded by subsequent processed. For example, the high temperature gate oxidation process induces species diffusion and strain relaxation. In addition, for a strained material different from Si, a Si cap on the top is typically required due to the general incompatibility of the strained layer and a gate dielectric. This Si cap layer degrades the efficiency of the strained layer as the carrier conducting channel.
To avoid the drawbacks of the conventional planar process, an approach with etch-and-refill from the transistor source/drain (S/D) region has been proposed in prior methods. However, there are many issues associated with the corresponding etch without any specific control. Due to etch rate non-uniformity (e.g., micro loading effect), S/D recessing depths are different on different areas of the wafer, and this impacts device integration. In the case with an isotropic etch for complete lateral removal of the channel, a faceted surface is eventually formed to impact the next step epitaxial film growth. As etch rate in the vertical direction is generally larger than that in the lateral direction, the process can not de-couple the control of the etch depths in vertical and lateral directions.
To avoid the use of Si capping, an etch-and-refill approach has been proposed in prior methods. However, the corresponding etch is isotropic and thus complete lateral removal of the channel leads to deep vertical etching. As a result, this makes the re-filled SiGe layer much thicker than a critical thickness, and therefore the strain in SiGe is hard to guarantee.
Accordingly, it would be desirable to provide an improved strained semiconductor device manufacturing method for overcoming the problems in the art.
According to one embodiment, a method for forming at least a portion of a semiconductor device includes providing a substrate and epitaxially forming an etch stop layer over the substrate. A first layer is provided over the etch stop layer, wherein the first layer is selectively etchable with regard to the etch stop layer. A structure is provided over a region of the first layer, wherein the region is not all of the first layer. In addition, the method includes etching at least a portion of the first layer that is outside of the region, wherein the etch stop layer is used an as etch stop. A strained layer is epitaxially grown in the etch-recessed region.
The embodiments of the present disclosure are illustrated by way of example and not limited by the accompanying figures, in which like references indicate similar elements, and in which:
The use of the same reference symbols in different drawings indicates similar or identical items. Skilled artisans will also appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help improve the understanding of the embodiments of the present invention.
The embodiments of the present disclosure provide a novel approach for the formation of a strained channel of a semiconductor device, for example, a transistor. In one embodiment, the method includes, but is not limited to, the following: start with a semiconductor substrate, such as an SOI or bulk Si substrate; epitaxially grow a thin Si1-yGey layer, for example, approximately 50 A; epitaxially grow a thin Si layer on top of the Si1-yGey, for example, approximately 300 A; use conventional processes for isolation (e.g., shallow trench isolation) and gate structure formation until after forming a gate sidewall spacer; selectively etch the channel Si, wherein the Si etching is highly selective to SiGe and therefore the process removes Si in the lateral direction (including in the channel and S/D regions); refill the recessed area with Si1-xGex to induce channel strain, and thereafter use conventional processes for completing the device formation. Additional embodiments are further described herein below.
The present embodiments overcome problems in the art, for example, in at least one or more of the following ways. Application of the thin Si1-yGey layer provides an etch stop for Si removal, while in the mean time, the thin Si1-yGey layer preserves the crystal structure of the underlying substrate Si. The final Si removal is lateral, wherein the lateral removal enables complete channel etching at a controlled thickness. Accordingly, the refilled Si1-xGex is therefore strained. Furthermore, dopants can be incorporated in the final refilling step to enable the direct formation of S/D extension without implantation.
Additionally, advantages provided by the embodiments of the present disclosure include, but are not limited to, enhanced carrier mobility induced by the strained Si1-xGex; and improved control of channel strain, wherein a final channel layer thickness is well controlled and channel layer deposition occurs after major thermal steps have been completed (e.g., STI formation, gate dielectric formation, gate spacer densification, etc.).
Referring now to the drawings,
Semiconductor substrate 12 can include, for example, a bulk semiconductor substrate, a semiconductor-on-insulator substrate, or other suitable substrate. In one embodiment, substrate 12 includes a silicon-on-insulator (SOI) substrate. In another embodiment, substrate 12 includes a bulk silicon substrate. In addition, crystalline etch stop layer 14 can have a thickness on the order of 50-300 angstroms. In one embodiment, crystalline etch stop layer 14 includes an epitaxially grown silicon germanium (SiGe) layer having a thickness of approximately 150 angstroms. In another embodiment, etch stop layer 14 includes one or more of Si1-y-zGeyCz or Si1-zCz. Furthermore, semiconductor layer 16 has a thickness on the order of 200-1000 angstroms. In one embodiment, layer 16 includes a silicon layer having a thickness of approximately 300 angstroms.
In
In
Referring now to
In
In an alternate embodiment, the structure shown in
In another embodiment, the etch process of
In
In one embodiment, the substrate has a natural state lattice constant in a lateral direction and the etch stop layer has a stressed lattice constant in the lateral direction. Accordingly, the stressed state lattice constant in the lateral direction of the etch stop layer is approximately equal to the natural state lattice constant in a lateral direction of the substrate.
In another embodiment, a stressor layer is formed over the etch stop layer, wherein the substrate has a natural state lattice constant in a lateral direction, the etch stop layer has a stressed state lattice constant in the lateral direction, and the stressor layer has a stressed state lattice constant in the lateral direction. Accordingly, the stressed state lattice constant in the lateral direction of the stressor layer is approximately equal to the stressed state lattice constant in the lateral direction of the etch stop layer and is approximately equal to the natural state lattice constant in a lateral direction of the substrate.
According to another embodiment, a portion of a semiconductor device includes a substrate; an etch stop layer epitaxially grown over at least a portion of the substrate; and a stressor layer epitaxially grown over at least a portion of the etch stop layer, wherein the stressor layer is under one of tensile and compressive stress. In another embodiment, a removable layer is formed over the etch stop layer, wherein the removable layer is selectively etchable with regard to the etch stop layer, wherein a portion of the removable layer is removed or substantially all of the removable layer is removed.
The portion of the semiconductor device further includes a gate structure formed over a region of the removable layer, wherein the region is not all of the removable layer, and wherein at least a portion of a source region and at least a portion of a drain region is formed in the stressor layer. In another embodiment, the portion of the semiconductor device further includes at least a portion of a channel region that is formed in the stressor layer.
The etch stop layer can include one or more of silicon germanium, silicon carbon, and silicon germanium carbon, wherein the etch stop layer has a thickness in a range of 50 angstroms to 300 angstroms. The stressor layer can include one or more of silicon, silicon germanium, silicon carbon and silicon germanium carbon.
In the foregoing specification, the disclosure has been described with reference to various embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present embodiments as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present embodiments. For example, the present embodiments can apply to semiconductor device technologies where carrier mobility is crucial to the device performance.
Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the term “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.