Claims
- 1. A method for processing a semiconductor device, the memory including a first area and a second area thereon, the method comprising:
removing an initial pad nitride material contained within the first area and the second area; forming active device areas within the first area; forming a nitride liner over the first area and the second area; forming a top oxide layer over said nitride liner; and removing, from the second area, said top oxide layer; wherein said nitride liner serves as stop surface during the removal of said top oxide layer from the second area.
- 2. The method of claim 1, wherein said top oxide layer is removed from the second area by wet etching.
- 3. The method of claim 1, further comprising:
prior to said removing an initial pad nitride material contained within the first area and the second area, forming isolation trenches within the first area and the second area.
- 4. The method of claim 3, wherein said isolation trenches are formed by:
patterning isolation trench openings within the first and second areas; etching through said initial pad nitride material and a substrate material of the device, thereby forming said isolation trench openings; and filling said isolation trench openings with an oxide material.
- 5. The method of claim 3, further comprising planarizing said top oxide layer down to said nitride liner located over said isolation trenches.
- 6. A method for processing a semiconductor memory device, the memory device including an array area and a support area thereon, the method comprising:
removing an initial pad nitride material contained within the array area and the support area; forming active device areas within the array area; forming a nitride liner over the array area and the support area; forming a top oxide layer over said nitride liner; and removing, from the support area, said top oxide layer; wherein said nitride liner serves as stop surface during the removal of said top oxide layer from the support area.
- 7. The method of claim 6, wherein said top oxide layer is removed from the support area by wet etching.
- 8. The method of claim 6, further comprising:
prior to said removing an initial pad nitride material contained within the array area and the support area, forming isolation trenches within the array area and the support area.
- 9. The method of claim 8, wherein said isolation trenches are formed by:
patterning isolation trench openings within the array and support areas; etching through said initial pad nitride material and a substrate material of the device, thereby forming said isolation trench openings; and filling said isolation trench openings with an oxide material.
- 10. The method of claim 8, further comprising planarizing said top oxide layer down to said nitride liner located over said isolation trenches.
- 11. A semiconductor memory device, comprising:
an active device areas formed within an array area; a nitride liner formed over said array area and a support area; and a top oxide layer over said nitride liner, said top oxide layer further being removed from said support area; wherein said nitride liner serves as stop surface during the removal of said top oxide layer from said support area.
- 12. The method of claim 11, wherein said top oxide layer is removed from said support area by wet etching.
- 13. The method of claim 11, further comprising:
isolation trenches formed within said array area and said support area, prior to the removal of an initial pad nitride material contained within said array area and said support area.
- 14. The method of claim 13, wherein said isolation trenches further comprise:
isolation trench openings patterned within said array and support areas, said isolation trench openings formed by etching through said initial pad nitride material and a substrate material of the device; and an oxide material formed within said isolation trench openings.
- 15. The method of claim 13, wherein:
said top oxide layer is planarized down to said nitride liner located over said isolation trenches.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional application of U.S. Ser. No. 09/895,672, filed Jun. 29, 2001, the disclosures of which are incorporated by reference herein in their entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09895672 |
Jun 2001 |
US |
Child |
10249997 |
May 2003 |
US |