Claims
- 1. A method for processing a semiconductor device, the memory including a first area and a second area thereon, the method comprising:removing an initial pad nitride material contained within the first area and the second area; forming active device areas within the first area; forming a continuous nitride liner over the first area and the second area, said nitride liner further being formed prior to the formation of gate structures within the first area and the second area; forming a top oxide layer over said nitride liner; and removing, from the second area, said top oxide layer; wherein said nitride liner serves as stop surface during the removal of said top oxide layer from the second area.
- 2. The method of claim 1, wherein said top oxide layer is removed from the second area by wet etching.
- 3. The method of claim 1, further comprising:prior to said removing an initial pad nitride material contained within the first area and the second area, forming isolation trenches within the first area and the second area.
- 4. The method of claim 3, wherein said isolation trenches are formed by:patterning isolation trench openings within the first and second areas; etching through said initial pad nitride material and a substrate material of the device, thereby forming said isolation trench openings; and filling said isolation trench openings with an oxide material.
- 5. The method of claim 3, further comprising planarizing said top oxide layer down to said nitride liner located over said isolation trenches.
- 6. A method for processing a semiconductor memory device, the memory device including an array area and a support area thereon, the method comprising:removing an initial pad nitride material contained within the array area and the support area; forming active device areas within the array area; forming a continuous nitride liner over the array area and the support area, said nitride liner further being formed prior to the formation of gate structures within the array area and the support area; forming a top oxide layer over said nitride liner; and removing, from the support area, said top oxide layer; wherein said nitride liner serves as stop surface during the removal of said top oxide layer from the support area.
- 7. The method of claim 6, wherein said top oxide layer is removed from the support area by wet etching.
- 8. The method of claim 6, further comprising:prior to said removing an initial pad nitride material contained within the array area and the support area, forming isolation trenches within the array area and the support area.
- 9. The method of claim 8, wherein said isolation trenches are formed by:patterning isolation trench openings within the array and support areas; etching through said initial pad nitride material and a substrate material of the device, thereby forming said isolation trench openings; and filling said isolation trench openings with an oxide material.
- 10. The method of claim 8, further comprising planarizing said top oxide layer down to said nitride liner located over said isolation trenches.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of U.S. Ser. No. 09/895,672, filed Jun. 29, 2001, now U.S. Pat. No. 6,620,676 the disclosures of which are incorporated by reference herein in their entirety.
US Referenced Citations (19)