Claims
- 1. A stacked CMOS, two-input NAND integrated circuit comprising:
- a first diffusion bar of N-type conductivity in a P-type silicon substrate;
- a second diffusion bar of N-type conductivity in said substrate located in spaced, parallel relationship with said first bar forming a first N channel region therebetween;
- a third diffusion bar of N-type conductivity in said substrate located in spaced, parallel relationship with said second bar forming a second N channel region therebetween;
- a first logical input gate electrode juxtaposed over said first N channel region which is covered by an insulating layer, with said first N channel region forming a first N channel FET device;
- a first layer of phosphosilicate glass on top of said first gate electrode;
- a second logical input gate electrode juxtaposed over said second N channel region which is covered by an insulating layer, with said second N channel region forming a second N channel FET device;
- a second layer of phosphosilicate glass on top of said second gate electrode;
- a layer of laser annealed silicon having a first N-type portion covering said juxtaposed portion of said first gate electrode and formed by the diffusion of phosphorous atoms out from said first layer of phosphosilicate glass, a first P-type portion juxtaposed over said first bar and a second P-type portion juxtaposed over said second bar, forming a first P channel FET device;
- said silicon layer having a second N-type portion covering said juxtaposed portion of said second gate electrode and formed by the diffusion of phosphorous atoms out from said second layer of phosphosilicate glass, and a third P-type portion juxtaposed over said third bar forming a second P channel FET device with said second P-type portion;
- said first diffusion bar connected to a logical output terminal, said third diffusion bar connected to ground potential, said second diffusion bar operating as the source of said first N channel FET and the drain of said second N channel FET and said third diffusion bar operating as the source of said second N channel FET;
- said first and third P-type portions of said layer connected to said logical output, said second P-type portion connected to a positive potential to operate as the source for both said first and second P channel devices, and said third P-type portion operating as the drain for said second P channel device.
- 2. A stacked CMOS, two-input NOR integrated circuit, comprising:
- a first diffusion bar of N-type conductivity in a P-type silicon substrate;
- a second diffusion bar of N-type conductivity in said substrate located in spaced, parallel relationship with said first bar forming a first N channel region therebetween;
- a third diffusion bar of N-type conductivity in said substrate located in spaced, parallel relationship with said second bar forming a second N channel region therebetween;
- a first logical input gate electrode juxtaposed over said first N channel region which is covered by an insulating layer, with said first N channel region forming a first N channel FET device;
- a first layer of phosphosilicate glass on top of said first gate electrode;
- a second logical input gate electrode juxtaposed over said second N channel region which is covered by an insulating layer, with said second N channel region forming a second N channel FET device;
- a second layer of phosphosilicate glass on top of said second gate electrode;
- a layer of laser annealed silicon having a first N-type portion covering said juxtaposed portion of said first gate electrode and formed by the diffusion of phosphorous atoms out from said first layer of phosphosilicate glass, a first P-type portion juxtaposed over said first bar and a second P-type portion juxtaposed over said second bar, forming a first P channel FET device;
- said silicon layer having a second N-type portion covering said juxtaposed portion of said second gate electrode and formed by the diffusion of phosphorous atoms out from said second layer of phosphosilicate glass, and a third P-type portion juxtaposed over said third bar forming a second P channel FET device with said second P-type portion;
- said diffusion bar connected to a logical output terminal, said second diffusion bar connected to said ground potential, operating as the source of said first N channel FET and the source of said second N channel FET and said third diffusion bar connected to said output terminal operating as the drain of said second N channel FET;
- said third P-type portion of said layer connected to said logical output, said first P-type portion connected to a positive potential to operate as the source for said first P channel device, said second P-type portion operating as the drain for said first P channel device and as the source for said second P channel device.
- 3. A stacked CMOS, flip-flop integrated circuit, comprising:
- a first diffusion bar of N-type conductivity in a P-type silicon substrate;
- a second diffusion bar of N-type conductivity in said substrate located in spaced, parallel relationship with said first bar forming a first N channel region therebetween;
- a third diffusion bar of N-type conductivity in said substrate located in spaced, parallel relationship with said second bar forming a second N channel region therebetween;
- a first logical input gate electrode juxtaposed over said first N channel region which is covered by an insulating layer, with said first N channel region forming a first N channel FET device;
- a first layer of phosphosilicate glass on top of said first gate electrode;
- a second logical input gate electrode juxtaposed over said second N channel region which is covered by an insulating layer, with said second N channel region forming a second N channel FET device;
- a second layer of phosphosilicate glass on top of said second gate electrode;
- a layer of laser annealed silicon having a first N-type portion covering said juxtaposed portion of said first gate electrode and formed by the diffusion of phosphorous atoms out from said first layer of phosphosilicate glass, a first P-type portion juxtaposed over said first bar and a second P-type portion juxtaposed over said second bar, forming a first P channel FET device;
- said silicon layer having a second N-type portion covering said juxtaposed portion of said second gate electrode and formed by the diffusion of phosphorous atoms out from said second layer of phosphosilicate glass, and a third P-type portion juxtaposed over said third bar forming a second P channel FET device with said second P-type portion;
- said first diffusion bar connected to a first logical output terminal, said second difffusion bar connected to ground potential, said third diffusion bar connected to a second logical output terminal, said second diffusion bar operating as the source of said first N channel FET and the source of said second N channel FET;
- said second P-type portion connected to a positive potential to operate as the source for both said first and second P channel devices, said first diffusion bar connected to said first P-type portion and said third diffusion bar connected to said third P-type portion;
- said first gate electrode connected to said third P-type portion and said second gate electrode connected to said first P-type portion.
Parent Case Info
This is a continuation, of application Ser. No. 265,001 filed 5/19/81.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4272880 |
Pashley |
Jun 1981 |
|
Non-Patent Literature Citations (1)
Entry |
RCA COS/MOS Integrated Circuits Manual, pp. 18-21, 26, 27, 30-33, 1971, USA. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
265001 |
May 1981 |
|