Claims
- 1. A method for forming a structure, the method including:
forming a compressively strained semiconductor layer, the compressively strained layer having a strain greater than or equal to 0.25%; and forming a tensilely strained semiconductor layer over the compressively strained layer, wherein the compressively strained layer is substantially planar, having a surface roughness characterized by at least one of (i) an average roughness wavelength greater than an average wavelength of a carrier in the compressively strained layer and (ii) an average roughness height less than 10 nm.
- 2. The method of claim 1, wherein the compressively strained layer comprises at least one group IV element.
- 3. The method of claim 1, wherein the compressively strained layer comprises at least one of silicon and germanium.
- 4. The method of claim 3, wherein the compressively strained layer comprises >1% germanium.
- 5. The method of claim 1, wherein the tensilely strained layer comprises silicon.
- 6. The method of claim 1, wherein the compressively strained layer comprises at least one of a group III and a group V element.
- 7. The method of claim 6, wherein the compressively strained layer comprises indium gallium arsenide.
- 8. The method of claim 6, wherein the compressively strained layer comprises indium gallium phosphide.
- 9. The method of claim 6, wherein the compressively strained layer comprises gallium arsenide.
- 10. The method of claim 1, wherein the compressively strained layer comprises at least one of a group II and a group VI element.
- 11. The method of claim 10, wherein the compressively strained layer comprises zinc selenide.
- 12. The method of claim 10, wherein the compressively strained layer comprises sulphur.
- 13. The method of claim 10, wherein the compressively strained layer comprises cadmium telluride.
- 14. The method of claim 10, wherein the compressively strained layer comprises mercury telluride.
- 15. The method of claim 1, wherein the compressively strained layer has a thickness of less than 500 Å.
- 16. The method of claim 15, wherein the compressively strained layer has a thickness of less than 200 Å.
- 17. The method of claim 1, wherein the compressively strained layer is formed at a first temperature, at least a portion of the tensilely strained layer is formed at a second temperature, and the second temperature is greater than the first temperature.
- 18. The method of claim 17, wherein the tensilely strained layer comprises silicon and the second temperature is greater than 450° C.
- 19. The method of claim 17, wherein forming the tensilely strained layer at a second temperature includes initially forming a first portion of the tensilely strained layer at the first temperature and forming a second portion of the tensilely strained layer at the second temperature, the first temperature being sufficiently low to substantially avoid disruption of planarity, the first portion of the tensilely strained layer maintaining the planarity of the compressively strained layer notwithstanding transition to the second temperature.
- 20. The method of claim 1, wherein the tensilely strained layer is formed at a rate greater than 100 Å/hour.
- 21. The method of claim 1, wherein the compressively strained layer is formed by chemical vapor deposition.
- 22. The method of claim 1, wherein the tensilely strained layer is formed by chemical vapor deposition.
- 23. The method of claim 1, wherein the wavelength of the surface roughness is greater than 10 nanometers.
- 24. A structure comprising:
a compressively strained semiconductor layer having a strain greater than or equal to 0.25%; and a tensilely strained semiconductor layer disposed over the compressively strained layer, wherein the compressively strained layer is substantially planar, having a surface roughness characterized by at least one of (i) an average roughness wavelength greater than an average wavelength of a carrier in the compressively strained layer and (ii) an average roughness height less than 10 nm.
- 25. The structure of claim 24, wherein the compressively strained layer comprises a group IV element.
- 26. The structure of claim 25, wherein the compressively strained layer comprises at least one of silicon and germanium.
- 27. The structure of claim 26, wherein the strain of the compressively strained layer is greater than 1%.
- 28. The structure of claim 24, wherein the compressively strained layer has a thickness of less than 500 Å.
- 29. The structure of claim 28, wherein the compressively strained layer has a thickness of less than 200 Å.
- 30. The structure of claim 24, wherein the wavelength of the surface roughness is greater than 10 nanometers.
- 31. The structure of claim 24, wherein the tensilely strained layer comprises silicon.
- 32. The structure of claim 24, wherein the compressively strained layer comprises at least one of a group III and a group V element.
- 33. The structure of claim 32, wherein the compressively strained layer comprises indium gallium arsenide.
- 34. The structure of claim 32, wherein the compressively strained layer comprises indium gallium phosphide.
- 35. The structure of claim 32, wherein the compressively strained layer comprises gallium arsenide.
- 36. The structure of claim 24, wherein the compressively strained layer comprises at least one of a group II and a group VI element.
- 37. The structure of claim 36, wherein the compressively strained layer comprises zinc selenide.
- 38. The structure of claim 36, wherein the compressively strained layer comprises sulphur.
- 39. The structure of claim 36, wherein the compressively strained layer comprises cadmium telluride.
- 40. The structure of claim 36, wherein the compressively strained layer comprises mercury telluride.
- 41. The structure of claim 24, further comprising:
a first transistor formed over the compressively strained layer, the first transistor including:
(i) a first gate dielectric portion disposed over a first portion of the compresssively strained layer, (ii) a first gate disposed over the first gate dielectric portion, the first gate comprising a first conducting layer, and (iii) a first source and a first drain disposed proximate the first gate and extending into the compressively strained layer.
- 42. The structure of claim 41, wherein the first transistor is an n-type metal-oxide-semiconductor field-effect transistor and the first source and first drain comprise n-type dopants.
- 43. The structure of claim 41, wherein the first transistor is a p-type metal-oxide-semiconductor field-effect transistor and the first source and first drain comprise p-type dopants.
- 44. The structure of claim 41, further comprising:
a second transistor formed over the compressively strained layer, the second transistor including:
(i) a second gate dielectric portion disposed over a second portion of the compresssively strained layer, (ii) a second gate disposed over the second gate dielectric portion, the second gate comprising a second conducting layer, and (iii) a second source and a second drain disposed proximate the second gate 9 and extending into the compressively strained layer, wherein the first transistor is an n-type metal-oxide-semiconductor field-effect transistor, the first source and first drain comprise n-type dopants, the second transistor is a p-type metal-oxide-semiconductor field-effect transistor, and the second source and second drain comprise p-type dopants.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application 60/310,346, filed Aug. 6, 2001, the entire disclosure of which is hereby incorporated by reference herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60310346 |
Aug 2001 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
10211126 |
Aug 2002 |
US |
Child |
10788741 |
Feb 2004 |
US |