Claims
- 1. A method for assembling crystalline semiconductor thin film dies onto substrates, the method comprising:
overlying wafer die areas with a first layer of polymer to form, for each die, an aggregate including a polymer layer and a die area wafer first layer with a first thickness; polymerically bonding a first optically clear carrier overlying the die areas; thermally annealing the crystalline wafer to induce breakage in the wafer; for each die, forming an aggregate wafer second layer with a second thickness less than the first thickness; and, for each die, conformably attaching the aggregate wafer second layer to a substrate.
- 2. The method of claim 1 wherein for each die, conformably attaching the aggregate wafer second layer to a substrate includes attaching the wafer layer to a substrate with an area of up to approximately two square meters.
- 3. The method of claim 2 wherein for each die, forming an aggregate wafer second layer with a second thickness less than the first thickness includes forming the wafer second layer with a second thickness of greater than and equal to approximately 20 nanometers (nm).
- 4. The method of claim 3 further comprising:
implanting the die areas with hydrogen ions.
- 5. The method of claim 4 wherein implanting the die area with hydrogen ions includes implanting ions such that a highest ion concentration is at a first depth less than the first thickness and greater than and equal to 20 nm.
- 6. The method of claim 5 wherein for each die, conformably attaching the aggregate wafer second layer to a substrate includes:
mechanically controlling the first carrier so that the die rests up to approximately 1 millimeter (mm) above a desired position on the substrate; directing a laser beam to the aggregate polymer layer; and, vaporizing the aggregate polymer layer to separate the die from the first carrier and propel the die unto the desired position on the substrate.
- 7. The method of claim 6 wherein for each die, conformably attaching the aggregate wafer second layer to a substrate includes using intermolecular bonding to attach the wafer layer.
- 8. The method of claim 7 wherein for each die, conformably attaching the aggregate wafer second layer to a substrate includes conformably attaching to a substrate interface surface having a concavity with a depth of up to approximately one mm.
- 9. The method of claim 7 wherein thermally annealing the crystalline wafer to induce breakage in the wafer includes:
using rapid thermal annealing to induce breakage across the crystalline wafer at the first depth of highest hydrogen ion concentration; and, inducing the bulk of the wafer to break away from the aggregate, leaving, for each die, the aggregate wafer second layer attached to the first optically clear carrier.
- 10. The method of claim 9 wherein for each die, conformably attaching the aggregate wafer second layer to a substrate includes attaching to a substrate selected from the group including transparent substrates and flexible substrates.
- 11. The method of claim 10 wherein attaching to transparent substrates includes attaching to glass substrates.
- 12. The method of claim 10 wherein attaching to flexible substrates includes attaching to plastic substrates.
- 13. The method of claim 9 wherein implanting the die areas with hydrogen ions includes implanting the die areas with a mixture of hydrogen and boron ions.
- 14. The method of claim 9 wherein using intermolecular bonding to attach the wafer layer includes, for each die:
smoothing the aggregate wafer second layer interface surface; making the wafer layer interface surface hydrophilic; and, cleaning the wafer layer interface surface.
- 15. The method of claim 14 wherein smoothing the aggregate wafer layer interface surface includes:
overlying a second optically clear carrier with a second layer of polymer; for each die, polymerically bonding an aggregate wafer second layer first surface to the second optically clear carrier; removing the first optically clear carrier from the aggregate; and, for each die, using an aggregate wafer second layer second surface underlying the first polymer layer as the aggregate wafer second layer interface surface.
- 16. The method of claim 9 further comprising:
scanning a die with a laser to improve die adhesion to the substrate.
- 17. The method of claim 1 further comprising:
delineating an array of die areas on the crystalline semiconductor wafer.
- 18. The method of claim 17 wherein delineating an array of die areas on the crystalline semiconductor wafer includes notching, to a second depth greater than the first depth, a rectangular crosshatch pattern on the wafer.
- 19. A method for assembling crystalline semiconductor thin film dies onto substrates, the method comprising:
implanting, with hydrogen ions to a first depth of greatest ion concentration, a crystalline semiconductor wafer having a first thickness, the first depth less than the first thickness and greater than and equal to 20 nanometers (nm); overlying the crystalline wafer with a polymer to form an aggregate with a polymer layer and a wafer first layer having the first thickness; polymerically bonding an optically clear carrier overlying the aggregate; using rapid thermal annealing to induce breakage in the wafer; forming an aggregate wafer second layer with a second thickness less than the first thickness; forming an array of aggregate dies by notching the aggregate wafer second layer a second depth greater than the second thickness; and, for each die, conformably attaching the wafer second layer to a substrate.
- 20. The method of claim 19 wherein for each die, conformably attaching the wafer second layer to a substrate includes attaching the wafer second layer to a substrate with an area of up to two square meters.
- 21. The method of claim 20 wherein forming an aggregate wafer second layer with a second thickness less than the first thickness includes forming the wafer second layer with a second thickness of greater than and equal to approximately 20 nm.
- 22. A method for assembling integrated circuit stacks onto substrates, the method comprising:
delineating an array of die areas on a crystalline semiconductor wafer with a first thickness; implanting the die areas with hydrogen ions to a first depth less than the first thickness and greater than and equal to 20 nanometers (nm); forming, in each die, microelectronic structures, any portion of the structures at a second depth less than the first depth; forming, in each die, a oxide layer overlying the wafer; for each die, overlying the oxide layer with a polymer layer to form an aggregate including the polymer layer, the oxide layer, and a die area wafer first layer with the first thickness; polymerically bonding an optically clear carrier overlying the die areas; using rapid thermal annealing to induce breakage in the wafer; for each die, forming an aggregate wafer second layer with a second thickness less than the first thickness and greater than the second depth; and, for each die, conformably attaching the aggregate wafer second layer to a diffusion barrier overlying a substrate.
- 23. The method of claim 22 wherein for each die, conformably attaching the aggregate wafer second layer to a diffusion barrier overlying a substrate includes attaching the wafer second layer to a substrate with an area of up to two square meters.
- 24. The method of claim 23 wherein for each die, forming an aggregate wafer second layer with a second thickness less than the first thickness includes forming the wafer, second layer with a second thickness of greater than and equal to approximately 20 nm.
- 25. The method of claim 24 wherein for each die, conformably attaching the aggregate wafer second layer to a diffusion barrier overlying a substrate includes conformably attaching to a diffusion barrier interface surface having a concavity with a depth of up to approximately one millimeter.
- 26. An array of crystalline silicon dies on a substrate comprising:
a substrate with an area of up to approximately two square meters; and, a plurality of dies, each die having a thickness greater than and equal to approximately 20 nanometers.
- 27. The array of claim 26 wherein each die includes a surface overlying and in full contact with a substrate surface.
- 28. The array of claim 27 wherein the substrate surface includes a concavity with a depth of up to approximately one millimeter.
- 29. The array of claim 27 wherein the substrate is from the group including transparent and flexible substrates.
- 30. The array of claim 29 wherein the transparent substrate is glass.
- 31. The array of claim 29 wherein the flexible substrate is plastic.
- 32. An array of integrated circuit stack structures on a substrate comprising:
a substrate with an area of up to two square meters; a diffusion barrier overlying the substrate; and, a plurality of structures, each structure overlying a respective portion of the diffusion barrier, a crystalline silicon layer with:
a thickness greater than and equal to approximately 20 nanometers; and, microelectronic structures.
- 33. The array of claim 32 wherein each structure includes a silicon layer surface overlying and in full contact with a diffusion barrier surface.
- 34. The array of claim 33 wherein the diffusion barrier surface includes a concavity with a depth of up to approximately one millimeter.
- 35. The array of claim 33 wherein the substrate is from the group including transparent and flexible substrates.
- 36. The array of claim 35 wherein the transparent substrate is glass.
- 37. The array of claim 35 wherein the flexible substrate is plastic.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 10/376,776, filed Feb. 27, 2003 entitled “Crystalline Silicon Die Array and Method for Assembling Crystalline Silicon Sheets Onto Substrates,” invented by Flores et al., now U.S. Pat. No. 6,759,277.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10376776 |
Feb 2003 |
US |
Child |
10884660 |
Jul 2004 |
US |