1. Field of the Invention
The present invention relates to surface mount devices, and more particularly, to surface mount devices with minimum lead inductance and methods of manufacturing the same.
2. Background of the Invention
Surface mount devices (SMDs) are electronic components used in a wide variety of applications. Traditionally, SMDs use side terminals, also known as leads or terminals, for electrical connection to a mounting surface on a printed circuit board (PCB), substrate, or the like.
Side terminals 110 have inherent inductances associated with the length and thickness of the side terminals 110. Such inherent inductance can cause signal distortion and performance degradation, particularly in high frequency SMD applications. Conventional methods of reducing side terminal inductance include reducing the length of the side terminal 110 and using wider and thicker metal traces for the side terminal 110. However, modification of the dimensions of the side terminal 110 may be restricted by factors such as substrate thickness, minimum physical strength requirements, and process requirements. The dimensions of the side terminal 110 may also be restricted by the dimensions of the SMD itself.
Lead inductance can have a detrimental effect on a wide range of SMDs, including Integrated Passive Devices (IPDs). In the case of IPD filters, for example, the associated parasitic inductance due to the length of the leads 110 can seriously deteriorate the filter's out-band rejection performance. Additionally, as SMDs are used at higher frequencies, the effect of the lead inductance is even more significant. Reducing the thickness of the wafer substrate 120 thickness may be helpful to reduce associated lead inductance in these cases, but this technique is of limited use since the substrate 120 must have a minimum thickness to maintain the requisite physical strength for assembly, handling, and system reliability. These and other issues are addressed by the embodiments of the present invention.
A device according to various aspects of the present invention comprises a surface mount device having a top side, a bottom side, a plurality of sidewalls, and a circuit comprising one or more layers. The device includes a first conductive surface covering a portion of one of the sidewalls for providing an input to the circuit, a second conductive surface covering a portion of one of the sidewalls for providing an output from the circuit, and a third conductive surface covering a portion of one of the sidewalls for providing an electrical ground to the circuit. When the surface mount device is mounted to a provided mounting surface, at least one layer of the circuit is orthogonal to the provided mounting surface.
In another device according to various aspects of the present invention, at least two of the first conductive surface, the second conductive surface, and the third conductive surface cover respective portions of the same sidewall.
In another device according to various aspects of the present invention, each of the first conductive surface, the second conductive surface and the third conductive surface covers a portion of a different one of the plurality of sidewalls.
In another device according to various aspects of the present invention, the third conductive surface is for bonding to the provided mounting surface.
In another device according to various aspects of the present invention, a majority of the third conductive surface is for bonding to the provided mounting surface.
In another device according to various aspects of the present invention, a portion of at least one of the first conductive surface and the second conductive surface is coplanar with the majority of the third conductive surface for bonding to the provided mounting surface.
In another device according to various aspects of the present invention, one of the sidewalls of the surface mount device is for bonding to the provided mounting surface.
In another device according to various aspects of the present invention, the circuit comprises an integrated passive device.
In another device according to various aspects of the present invention, the circuit comprises an integrated active device.
In another device according to various aspects of the present invention, the circuit comprises a filter.
Another device according to various aspects of the present invention further comprises a passivation layer covering at least a portion of the circuit.
A method for manufacturing a device according to various aspects of the present invention comprises providing a surface mount device, wherein the surface mount device comprises a top side, a bottom side, a plurality of sidewalls, and a circuit comprising one or more layers; covering a portion of one of the sidewalls with a first conductive surface, the first conductive surface for providing an input to the circuit; covering a portion of one of the sidewalls with a second conductive surface, the second conductive surface for providing an output from the circuit; and covering a portion of one of the sidewalls with a third conductive surface, the third conductive surface for providing an electrical ground to the circuit, wherein when the surface mount device is mounted to a provided mounting surface, at least one layer of the circuit is orthogonal to the provided mounting surface.
In another method for manufacturing a device according to various aspects of the present invention, at least two of the first conductive surface, second conductive surface, and the third conductive surface cover respective portions of the same sidewall.
In another method for manufacturing a device according to various aspects of the present invention, each of the first conductive surface, the second conductive surface and the third conductive surface covers a portion of a different one of the plurality of sidewalls.
In another method for manufacturing a device according to various aspects of the present invention, the third conductive surface is for bonding to the provided mounting surface.
In another method for manufacturing a device according to various aspects of the present invention, a majority of the third conductive surface is for bonding to the provided mounting surface.
In another method for manufacturing a device according to various aspects of the present invention, a portion of at least one of the first conductive surface and the second conductive surface is coplanar with the majority of the third conductive surface for bonding to the provided mounting surface.
In another method for manufacturing a device according to various aspects of the present invention, one of the sidewalls of the surface mount device is for bonding to the provided mounting surface.
In another method for manufacturing a device according to various aspects of the present invention, the circuit comprises an integrated passive device.
In another method for manufacturing a device according to various aspects of the present invention, the circuit comprises an integrated active device.
In another method for manufacturing a device according to various aspects of the present invention, the circuit comprises a filter.
Another method for manufacturing a device according to various aspects of the present invention further comprises covering at least a portion of the circuit with a passivation layer.
A system according to various aspects of the present invention comprises an apparatus including a mounting surface; and a surface mount device mounted to the mounting surface, the surface mount device comprising: a top side, a bottom side, a plurality of sidewalls, and a circuit comprising one or more layers; a first conductive surface covering a portion of one of the sidewalls, the first conductive surface for providing an input to the circuit; a second conductive surface covering a portion of one of the sidewalls, the second conductive surface for providing an output from the circuit; and a third conductive surface covering a portion of one of the sidewalls, the third conductive surface for providing an electrical ground to the circuit, wherein when the surface mount device is mounted to the mounting surface, at least one layer of the circuit is orthogonal to the mounting surface.
In another system according to various aspects of the present invention, at least two of the first conductive surface, the second conductive surface, and the third conductive surface cover respective portions of the same sidewall.
In another system according to various aspects of the present invention, each of the first conductive surface, the second conductive surface and the third conductive surface covers a portion of a different one of the plurality of sidewalls.
In another system according to various aspects of the present invention, the third conductive surface is for bonding to the provided mounting surface.
In another system according to various aspects of the present invention, a majority of the third conductive surface is for bonding to the provided mounting surface.
In another system according to various aspects of the present invention, a portion of at least one of the first conductive surface and the second conductive surface is coplanar with the majority of the third conductive surface for bonding to the provided mounting surface.
In another system according to various aspects of the present invention, one of the sidewalls of the surface mount device is for bonding to the provided mounting surface.
In another system according to various aspects of the present invention, the circuit comprises an integrated passive device.
In another system according to various aspects of the present invention, the circuit comprises an integrated active device.
In another system according to various aspects of the present invention, the circuit comprises a filter.
Another system according to various aspects of the present invention, further comprises a passivation layer covering at least a portion of the circuit.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
The schematic diagram for the filter circuit 210 in
An SMD may be constructed according to various aspects of the present invention to minimize lead inductance.
Each conductive surface 520, 530, or 540 may cover any portion of the SMD. In the exemplary embodiment depicted in
Any circuit 550 may be used in conjunction with an SMD according to the present invention. The circuit 550 may serve any number of functions, have any number of leads, and may be configured in any suitable manner. For example, referring to
The present invention may provide various other benefits. For example, in the case of a circuit 550 comprising a filter, having the bottom of the SMD in contact with air instead of the mounting surface 510 (as depicted in
Any type of SMD may utilize aspects of the present invention to minimize lead inductance. For example,
An SMD according to aspects of the present invention may be constructed in any manner using any appropriate materials, and may include any desired features. For example, referring to
An SMD according to aspects of the present invention may be constructed in any manner. An exemplary process for constructing an SMD according to the present invention is depicted in
Referring to
The passivation layer 1010 may be added to an SMD as part of the manufacturing process for the SMD. For example, referring again to
An SMD according to the present invention may be mounted on any desired mounting surface 510. For example, in one embodiment of the present invention the SMD connects to a printed circuit board, however, the mounting surface 510 may comprise any mounting surface, such as a substrate. The mounting surface 510 may be of any dimension and may be constructed using any method of manufacture. The mounting surface 510 may operate as part of a larger system and/or in conjunction with any number of other systems and devices. Any number of SMDs in accordance with the present invention may be utilized in conjunction with a mounting surface 510.
Other embodiments of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Number | Name | Date | Kind |
---|---|---|---|
5111169 | Ikeda | May 1992 | A |
5126707 | Ikeda | Jun 1992 | A |
5138434 | Wood et al. | Aug 1992 | A |
5162822 | Wakamori | Nov 1992 | A |
5173670 | Naito et al. | Dec 1992 | A |
5224021 | Takada et al. | Jun 1993 | A |
5278526 | Ikeda | Jan 1994 | A |
5451815 | Taniguchi et al. | Sep 1995 | A |
5519366 | Kaneko et al. | May 1996 | A |
5572175 | Tada et al. | Nov 1996 | A |
5696472 | Kaida | Dec 1997 | A |
5719539 | Ishizaki et al. | Feb 1998 | A |
5760666 | Tada et al. | Jun 1998 | A |
5912809 | Steigerwald et al. | Jun 1999 | A |
5939819 | Unami et al. | Aug 1999 | A |
5985414 | Fukuda et al. | Nov 1999 | A |
6011451 | Gamo | Jan 2000 | A |
6292351 | Ahiko et al. | Sep 2001 | B1 |
6294968 | Ito et al. | Sep 2001 | B1 |
6329887 | Baek | Dec 2001 | B1 |
6388207 | Figueroa et al. | May 2002 | B1 |
6420945 | Yamamoto et al. | Jul 2002 | B1 |
6437664 | Meppelink et al. | Aug 2002 | B1 |
6444920 | Klee et al. | Sep 2002 | B1 |
6459048 | Sakai et al. | Oct 2002 | B1 |
6473291 | Stevenson | Oct 2002 | B1 |
6545855 | Repplinger et al. | Apr 2003 | B1 |
6621378 | Naruse et al. | Sep 2003 | B2 |
6950300 | Sutardja | Sep 2005 | B2 |
7023688 | Kazama | Apr 2006 | B2 |
7068124 | White et al. | Jun 2006 | B2 |
7180723 | Togashi et al. | Feb 2007 | B2 |
7211740 | Randall | May 2007 | B1 |
7280342 | Randall et al. | Oct 2007 | B1 |
7439840 | Carastro et al. | Oct 2008 | B2 |
7489914 | Govind et al. | Feb 2009 | B2 |
7528621 | Bhatti | May 2009 | B2 |
7532092 | Chen | May 2009 | B2 |
7961453 | Lee et al. | Jun 2011 | B2 |
20020011596 | Yoshisato et al. | Jan 2002 | A1 |
20020028045 | Yoshimura et al. | Mar 2002 | A1 |
20020039464 | Yoshimura et al. | Apr 2002 | A1 |
20020044029 | Ritter et al. | Apr 2002 | A1 |
20020085334 | Figueroa et al. | Jul 2002 | A1 |
20020105083 | Sun et al. | Aug 2002 | A1 |
20020163787 | Kameda et al. | Nov 2002 | A1 |
20020186102 | Gamo | Dec 2002 | A1 |
20040004571 | Adachi et al. | Jan 2004 | A1 |
20040022042 | Mok et al. | Feb 2004 | A1 |
20050231304 | White et al. | Oct 2005 | A1 |
20050248418 | Govind et al. | Nov 2005 | A1 |
20060017454 | Bhatti | Jan 2006 | A1 |
20060077646 | Ahn et al. | Apr 2006 | A1 |
20060114077 | Mizuno et al. | Jun 2006 | A1 |
20060164189 | Tohya et al. | Jul 2006 | A1 |
20060215342 | Montoya et al. | Sep 2006 | A1 |
20070085108 | White et al. | Apr 2007 | A1 |
20070165360 | Randall et al. | Jul 2007 | A1 |
20070290771 | Chen | Dec 2007 | A1 |
20070296534 | Carastro et al. | Dec 2007 | A1 |
Number | Date | Country |
---|---|---|
8-102635 | Apr 1996 | JP |
11-154612 | Jun 1996 | JP |
Entry |
---|
American Technical Ceramics; Recommended Attachment Techniques for ATC Multilayer Chip Capacitors; Bulletin 201; ATC#011-119; Jun. 2004; pp. 1-6. |
Bussarakons, Tiva; The Hermetic Surface Mount Device (SMD), Its Advantages and Solutions to Assembly Integration; Technical Application Note 1016; International Rectifier, Inc.; 2002; pp. 1-8. |
Littelfuse, Inc.; Surface Mount Soldering Recommendations; AN1005; Littelfuse, Inc.; 2004; pp. 1-4. |
Poeth, Dean; Introduction to Surface Mount Technology and Surface Mount Devices for the Small Manufacturer and Hobbyist: Prototype Manufacturing, Rework and Repair Technologies; retrieved from Internet http://poeth.com; 2004; pp. 1-10. |
Number | Date | Country | |
---|---|---|---|
20080246157 A1 | Oct 2008 | US |