Claims
- 1. In a dual-gate MOSFET with metal gates, a method for setting threshold voltage, the method comprising:
forming a gate oxide layer overlying first and second channel regions; forming a first metal layer having a first thickness overlying the gate oxide layer; forming a second metal layer having a second thickness overlying the first metal layer first thickness; selectively removing the second metal layer overlying the first channel region; establishing a first MOSFET with a gate work function responsive to the thickness of the first metal layer overlying the first channel region; and, establishing a second MOSFET, complementary to the first MOSFET, with a gate work function responsive to the combination of the thicknesses of the first and second metal layers overlying the second channel region.
- 2. The method of claim 1 wherein establishing a first MOSFET with a gate work function responsive to the first metal thickness overlying the first channel region includes establishing a gate work function in response to the first metal first thickness; and,
wherein establishing a second MOSFET, complementary to the first MOSFET, with a gate work function responsive to the combination of the thicknesses of the first and second metal layers overlying the second channel region includes establishing a gate work function in response to the first metal first thickness and the second metal second thickness.
- 3. The method of claim 1 further comprising:
following the selective removal of the second metal layer overlying the first channel region, partially etching the first metal layer, leaving a first metal layer with a third thickness, less than the first thickness, overlying the first channel region; and, wherein establishing a first MOSFET with a gate work function responsive to the thickness of the first metal layer overlying the first channel region includes establishing a gate work function in response to the first metal third thickness.
- 4. The method of claim 3 further comprising:
following the partial etching of the first metal layer overlying the first channel region, forming a third metal layer having a fourth thickness overlying the first and second channel regions; wherein establishing a first MOSFET with a gate work function responsive to the thickness of the first metal layer overlying the first channel region includes establishing a gate work function in response to the thicknesses of the first and third metal layers; and, wherein establishing a second MOSFET, complementary to the first MOSFET, with a gate work function responsive to the combination of the thicknesses of the first and second metal layers overlying the second channel region includes establishing a gate work function in response to the thicknesses of the first, second, and third metal layers.
- 5. The method of claim 4 wherein partially etching the first metal layer, leaving a first metal layer with a third thickness includes the third thickness being less than 15 Å;
wherein forming a third metal layer having a fourth thickness overlying the first and second channel regions includes the fourth thickness being greater than 100 Å; and, wherein establishing a gate work function in response to the thicknesses of the first and third metal layers overlying the first channel region includes establishing a gate work function substantially in response to the thickness of the third metal layer.
- 6. The method of claim 1 further comprising:
following the selective removal of the second metal layer overlying the first channel region, forming a third metal layer having a fourth thickness overlying the first and second channel regions; wherein establishing a first MOSFET with a gate work function responsive to the thickness of the first metal layer overlying the first channel region includes establishing a gate work function in response to the thicknesses of the first and third metal layers; and, wherein establishing a second MOSFET, complementary to the first MOSFET, with a gate work function responsive to the combination of the thicknesses of the first and second metal layers overlying the second channel region includes establishing a gate work function in response to the thicknesses of the first, second, and third metal layers.
- 7. The method of claim 6 wherein forming a first metal layer includes the first metal layer having a low work function; and,
wherein forming a third metal layer includes the third metal having a high work function.
- 8. The method of claim 7 wherein forming a second metal layer includes the second metal layer having a low work function.
- 9. The method of claim 7 wherein forming a first metal layer having a low work function includes the first metal being a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N; and,
wherein forming a third metal layer having a high work function includes the third metal being a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N.
- 10. The method of claim 6 wherein forming a first metal layer includes the first metal having a high work function; and,
wherein forming a third metal layer includes the third metal having a low work function.
- 11. The method of claim 10 wherein forming a second metal layer includes the second metal layer having a highwork function.
- 12. The method of claim 11 wherein forming a first metal layer having a high work function includes the first metal being a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N; and,
wherein forming a third metal layer having a low work function includes the third metal being a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N.
- 13. The method of claim 6 wherein forming a first metal layer having a first thickness overlying the gate oxide layer includes the first thickness being less than approximately 15 Å; and,
wherein establishing a gate work function in response to the thicknesses of the first and third metal layers overlying the first channel region includes establishing a gate work function substantially in response to the thickness of the third metal layer.
- 14. The method of claim 6 wherein forming a first metal layer having a first thickness overlying the gate oxide layer includes the first thickness being greater than approximately 100 Å; and,
wherein establishing a gate work function in response to the thicknesses of the first and third metal layers overlying the first channel region includes establishing a gate work function substantially in response to the thickness of the first metal layer.
- 15. The method of claim 6 wherein forming a third metal layer having a fourth thickness overlying the third metal layer fourth thickness being in the range of 100 to 1000 Å.
- 16. The method of claim 1 further comprising:
prior to the deposition of the second metal layer, selectively depositing a mask overlying the second channel region; and, wherein selectively removing of the second metal layer overlying the first channel region includes protecting the first metal layer overlying the second channel region with the mask.
- 17. The method of claim 16 wherein forming a first metal layer overlying the gate oxide layer includes forming the first metal layer from a first metal material; and,
wherein forming a second metal layer overlying the first metal layer includes forming the second metal layer from the first metal material.
- 18. The method of claim 1 wherein forming a first metal layer includes the first metal layer, having a low work function; and,
wherein forming a second metal layer overlying the first metal layer includes the second metal having a high work function;
- 19. The method of claim 18 wherein forming a first metal layer having a low work function includes the first metal being a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N; and,
wherein forming a second metal layer having a high work function includes the second metal being a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N.
- 20. The method of claim 1 wherein forming a first metal layer includes the first metal having a high work function; and,
wherein forming a second metal layer overlying the first metal layer includes the second metal having a low work function.
- 21. The method of claim 20 wherein forming a first metal layer having a high work function includes the first metal being a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N; and,
wherein forming a second metal layer having a low work function includes the second metal being a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N.
- 22. The method of claim 1 wherein forming a first metal layer having a first thickness overlying the gate oxide layer includes the first thickness being less than 200 A.
- 23. The method of claim 22 wherein forming a first metal layer having a first thickness overlying the gate oxide layer includes the first thickness being approximately 15 Å; and,
wherein establishing a gate work function in response to the thicknesses of the first and second metal layers overlying the second channel region includes establishing a gate work function substantially in response to the thickness of the second metal layer.
- 24. The method of claim 22 wherein forming a first metal layer having a first thickness overlying the gate oxide layer includes the first thickness being greater than approximately 100 Å; and,
wherein establishing a gate work function in response to the thicknesses of the first and second metal layers overlying the second channel region includes establishing a gate work function substantially in response to the thickness of the first metal layer.
- 25. The method of claim 1 wherein forming a second metal layer having a second thickness overlying the first metal layer first thickness includes the second thickness being in the range of 100 to 1000 Å.
- 26. A dual-gate MOSFET with metal gate stack comprising:
a gate oxide layer overlying complementary first and second channel regions; a first metal layer overlying the gate oxide layer; a second metal layer overlying the first metal layer in the second channel region; a third metal layer overlying the first metal layer in the first channel region and the second metal layer in the second channel region; a first gate overlying the first channel region with a work function responsive to the thicknesses of the first and third metal layers; and, a second gate overlying the second channel region with a work function responsive to the combination of the thicknesses of the first, second, and third metal layers.
- 27. The MOSFET of claim 26 wherein the first metal layer has a first thickness in the second channel region and a third thickness, less than the first thickness, in the first channel region.
- 28. The MOSFET of claim 27 wherein the first metal layer third thickness is less than 15 Å;
wherein the third metal layer has a fourth thickness greater than 100 Å; and, wherein the first gate work function is substantially in response to the fourth thickness of the third metal layer.
- 29. The MOSFET of claim 26 wherein the first and second metal layers are made from a first material.
- 30. The MOSFET of claim 26 wherein the first metal layer has a low work function; and,
wherein the third metal layer has a high work function;
- 31. The MOSFET of claim 30 wherein the second metal layer has a low work function.
- 32. The MOSFET of claim 30 wherein the first metal layer is a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N; and,
wherein the third metal layer is a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N.
- 33. The MOSFET of claim 26 wherein the first metal layer has a high work function; and,
wherein the third metal layer has a low work function.
- 34. The MOSFET of claim 33 wherein the second metal layer has a high work function.
- 35. The MOSFET of claim 34 wherein the first metal is a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N; and,
wherein the third metal is a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N.
- 36. The MOSFET of claim 26 wherein the first metal layer has a first thickness less than 200 Å.
- 37. The MOSFET of claim 27 wherein the first metal third thickness is less than 15 Å; and,
wherein the first gate work function is substantially responsive to the thickness of the third metal layer.
- 38. The MOSFET of claim 27 wherein the first metal layer third thickness is greater than approximately 100 Å; and,
wherein the first gate work function is substantially responsive to the third thickness of the first metal layer.
- 39. The MOSFET of claim 27 wherein the third metal layer fourth thickness is in the range of 100 to 1000 Å.
- 40. The MOSFET of claim 26 further comprising:
a temporary mask interposed between the first metal layer and the temporary second metal layer in the first channel region.
- 41. The MOSFET of claim 26 wherein the first metal layer has a low work function; and,
wherein the second metal layer has a high work function;
- 42. The MOSFET of claim 41 wherein the first metal layer is a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N; and,
wherein the second metal layer is a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N.
- 43. The MOSFET of claim 26 wherein the first metal layer has a high work function; and, wherein the second metal layer has a low work function.
- 44. The MOSFET of claim 43 wherein the first metal is a material selected from the group of elemental metals such as Ir, Pt, Cu, and binary metal such as W—N and Ti—N; and,
wherein the second metal is a material selected from the group including elementary metals such as W, Ti, Ta, and binary metals such as Ta—N and Ti—N.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of a pending patent application entitled, MOSFET THRESHOLD VOLTAGE TUNING WITH METAL GATE STACK CONTROL, invented by Gao et al., Serial No. ______, filed ______, attorney docket no. SLA649.