Claims
- 1. A computing system comprising:
- two or more microprocessors, wherein each said microprocessor has a clock output configured to generate a clock signal and a clock input configured to accept said clock signal,
- wherein said clock input of each said microprocessor is coupled to said clock output of each said microprocessor by a corresponding clock line,
- wherein signals propagate on each said clock line from one of said clock outputs to one of said clock inputs in a corresponding propagation time,
- wherein said corresponding propagation times between one of said clock outputs and any of said clock inputs are equal, and
- wherein said clock signal generated at one of said clock outputs arrives simultaneously at said clock inputs.
- 2. The computing system of claim 1 wherein said clock inputs comprise unbuffered PLL inputs, wherein each said clock line traverses a corresponding distance between one of said clock outputs and one of said clock inputs, and wherein said corresponding distances between one of said clock outputs and any of said clock inputs are equal.
- 3. The computing system of claim 2 wherein each said clock line has a first end coupled to said corresponding clock input and a second end coupled to a termination, and wherein said clock outputs are coupled to said clock lines between first and second ends.
- 4. The computing system of claim 3 wherein each said termination is configured to prevent reflection of said clock signal at said second end of said corresponding clock line.
- 5. The computing system of claim 4 wherein each said termination comprises a resistor and a capacitor in series.
- 6. The computer system as recited in claim 5, wherein value of said resistor is chosen to match a characteristic impedance of each of said clock lines.
- 7. The computing system of claim 5 wherein each said clock input is coupled to a single one of said clock lines and wherein each of said clock outputs is coupled to each of said clock lines by a tri-state buffer, and wherein a single one of said tri-state buffers coupled to each of said clock lines is enabled at a time.
- 8. The computing system of claim 7 wherein said clock output of each said microprocessor comprises two or more of said tri-state buffers, and wherein each of said tri-state buffers in said clock output is coupled to a separate one of said clock lines.
- 9. The computing system as recited in claim 8, wherein said clock output further comprises crystal-controlled oscillator.
- 10. The computing system as recited in claim 1, wherein said computer system includes a synchronization bus comprising a plurality of signal lines, wherein said signal lines include said each said clock line.
- 11. The computer system as recited in claim 10, wherein said synchronization bus includes signal lines corresponding to each of said two or more microprocessors, wherein each of said signal lines is configured to convey a signal indicating whether a corresponding microprocessor is powered on.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9215212 |
Jul 1992 |
GBX |
|
Parent Case Info
This application is a Continuation of Ser. No. 08/784,164 filed on Jan. 25, 1997, now U.S. Pat. No. 5,889,940; which is a continuation of Ser. No. 08/330,238 filed Oct. 27, 1994, now U.S. Pat. No. 5,627,965; which is a File-Wrapper Continuation of 07/990,844 filed Dec. 17, 1992, now abandoned.
US Referenced Citations (18)
Non-Patent Literature Citations (3)
Entry |
Floyd, Thomas L. Digital Fundamentals, chp 10, pp. 566-567, Jan. 1990. |
Williams, Tom "New Approach Allows Painless Move to Fault Tolerance." Computer Design 31 (5):51-53 (1992). |
Yano, Yoichi et al., "V60/V70 Microprocessor and its Systems Support Functions," Spring CompCon 88--33rd IEEE Computer Soc. Intl. Conf., pp. 36-42 (1988). |
Continuations (3)
|
Number |
Date |
Country |
Parent |
784164 |
Jan 1997 |
|
Parent |
330238 |
Oct 1994 |
|
Parent |
990844 |
Dec 1992 |
|