This invention relates generally to memory devices, and, more particularly, to a memory device and method having a reduced pin count, as well as to a memory device tester.
Integrated circuits, such as memory devices, are housed in a package having externally accessible terminals known as “pins” for coupling power and signals to the integrated circuits and signals from the integrated circuits. The pins are internally connected to bonding pads fabricated with circuitry on a semiconductor substrate. As the level of integration continues to increase, the number of bonding pads and resulting pins in an integrated circuit can correspondingly increase. These increases in the pin count of integrated circuits can present a variety of problems. For example, a high pin count can reduce the ability to test integrated circuits in a cost-efficient manner. This problem is exemplified by a testing system 10 shown in
During testing, the power/ground terminals 18 of the tester 12 are connected to appropriate terminals of the memory devices 14a,b. The IO terminals 16 of the tester 12 are then connected to the IO terminals 20 and the command terminals 22 of the memory devices 14a,b through either the externally accessible pins of the memory devices 14a,b or through a probe card (not shown), which makes contact with bonding pads fabricated on the integrated circuit substrate of the memory devices 14a,b. To test two memory devices simultaneously, the 15 terminals (i.e., eight IO terminals 20 and seven command terminals 22) of each of the memory devices 14a,b must be connected to 30 of the 32 IO terminals 16 of the tester 12. As explained in greater detail below, the need to connect the memory devices 14a,b to the tester 12 in this manner can result in several problems and limitations.
The present inventors have determined that there is a need for a system and method for reducing the pin count of integrated circuit memory devices, as well as testing systems for interfacing with such integrated circuit memory devices.
The prior art tester 12 and the NAND flash memory devices 14a,b shown in
It will be apparent from Table 1 that the tester 12 can test only two of the NAND flash memory devices 14a,b at the same time. Conventional integrated circuit testers, such as the tester 12, are very expensive. It would therefore be desirable to be able to test more than two of the NAND flash memory devices 14a,b at the same time. For example, if the tester 12 could simultaneously test three of the NAND flash memory devices 14, the capital cost of testing could be reduced by as much as 33 percent.
The problem of integrated circuit memory devices, such as the NAND flash memory device 14, having a large pin count can also cause problems outside of the testing arena. For example, a high pin count generally results in a larger number of conductors fabricated on a substrate on which the memory device is mounted. If memory devices are mounted on the substrate with a high density, it can be difficult to provide enough room on a surface of the substrate to carry the correspondingly large number of conductors.
A multiplexing system 50 for reducing the pin count of a NAND flash memory device according to one embodiment of the invention is shown in
In operation, when the CMD/IO# signal is high, the multiplexer 54 connects seven of the eight externally accessible IO terminals 56 to respective ones of the internal control lines 72 through the command latch 64. The IO control circuit (not shown) can then receive control signals in a conventional manner. When the CMD/IO# signal is low, the multiplexer 54 connects the eight externally accessible IO terminals 56 to respective ones of the internal IO lines 70 through the IO latch 62. However, the transition of the CMD/IO# signal from high-to-low causes the multiplexer 54 to latch the command signals so that the control signals continue to be present on the internal control lines 72 when the internal IO lines 70 are connected to the externally accessible IO terminals 56.
One potential problem with the operation of the multiplexer 54 as described above is that, when the multiplexer 54 is connecting the internal IO lines 70 to the externally accessible IO terminals 56 for the purpose of receiving read data or transmitting write data, the internal control lines 72 are isolated from the externally accessible IO terminals 56. As a result, there is no way to toggle the internal RE— and WE_ signals present on the internal control lines 72 for the purpose of strobing the read data from the memory device or the write data into the memory device as is conventionally done to transfer write data to or read data from a memory device. This problem is solved by coupling the CLK signal to the command latch 64 and using circuitry in the command latch 64 that toggles the internal RE_ signal applied to the IO latch 62 responsive to the CLK signal if the received RE# Clken signal was low when the CMD/IO# signal transitioned from high-to-low. Similarly, circuitry in the command latch 64 toggles the WE_ applied to the IO latch 62 responsive to the CLK signal if the received WE# Clken signal was low when the CMD/IO# signal transitioned from high-to-low. As a result, write data or addresses can be clocked into the memory device and read data can be clocked from the memory device even though command signals are not being applied to the command latch 64.
The operation of the multiplexing system 50 for a page read operation is shown in
The operation of the multiplexing system 50 for a program operation is shown in
The ability to multiplex command and IO signals allows the tester 12 to test a greater number of memory devices containing the multiplexing system 50. For example, as shown in
It can be seen from Table 2 that the tester 12 is able to simultaneously test 3 of the memory devices 14a-c, thereby reducing the capital cost of testing the memory devices 14 by approximately one-third. Further reductions in the capital cost of testing may be achieved in other embodiments possibly using other testing systems by sharing the CMD/IO# and CLK signals among several memory devices rather than providing each of the memory devices 14 with its own CMD/IO# and CLK signals.
A NAND flash memory device 100 using the multiplexing system 50 shown in
In response to the memory commands decoded by the control logic unit 150, the flash memory cells in the array 130 are erased, programmed, or read. The memory array 130 is programmed on a row-by-row or page-by-page basis. After the row address signals have been applied to the address register 144, the I/O control unit 140 routes write data signals to a cache register 170. The write data signals are stored in the cache register 170 in successive sets each having a size corresponding to the width of the internal data bus 142. The cache register 170 sequentially stores the sets of write data signals for an entire row or page of flash memory cells in the array 130. All of the stored write data signals are then used to program a row or page of memory cells in the array 130 selected by the row address coupled through the internal address bus 146. In a similar manner, during a read operation, data signals from a row or page of memory cells selected by the row address coupled through the internal address bus 146 are stored in a data register 180. Sets of data signals corresponding in size to the width of the internal data bus 142 are then sequentially transferred through the I/O control unit 140 from the data register 180 to the I/O bus 134 through the multiplexing system 50.
Although the multiplexing system 50 has been explained primarily in the context of increasing the number of memory devices that can be simultaneously tested, it will be understood that the system 50 can also provide a memory device with advantages even when the memory device is not being tested.
From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
This application is a divisional of U.S. patent application Ser. No. 11/891,506, filed Aug. 10, 2007 now U.S. Pat. No. 7,554,858. This application is incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
4639919 | Chang et al. | Jan 1987 | A |
5359547 | Cummins et al. | Oct 1994 | A |
5790831 | Lin et al. | Aug 1998 | A |
5808944 | Yoshitake et al. | Sep 1998 | A |
6131139 | Kikuchi et al. | Oct 2000 | A |
6275962 | Fuller et al. | Aug 2001 | B1 |
6324104 | Matsui | Nov 2001 | B1 |
6324118 | Ooishi | Nov 2001 | B1 |
6452869 | Parker | Sep 2002 | B1 |
6578180 | Tanner | Jun 2003 | B2 |
6812726 | Ong | Nov 2004 | B1 |
6847203 | Conti et al. | Jan 2005 | B1 |
7240253 | Yoshida et al. | Jul 2007 | B2 |
7260758 | Agrawal et al. | Aug 2007 | B1 |
7283418 | Cullum et al. | Oct 2007 | B2 |
7289383 | Cornelius | Oct 2007 | B2 |
7313740 | Ong | Dec 2007 | B2 |
7405586 | Gupta et al. | Jul 2008 | B2 |
7409612 | Van De Logt et al. | Aug 2008 | B2 |
7483334 | Ha | Jan 2009 | B2 |
7554858 | Gatzemeier et al. | Jun 2009 | B2 |
7558131 | Han | Jul 2009 | B2 |
7593271 | Ong | Sep 2009 | B2 |
20080071780 | Ichiriu et al. | Mar 2008 | A1 |
20090213663 | Johnson | Aug 2009 | A1 |
Number | Date | Country | |
---|---|---|---|
20090238009 A1 | Sep 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11891506 | Aug 2007 | US |
Child | 12480419 | US |