Claims
- 1. A system for digital system performance enhancement that receives an input signal and a first clock signal, said system comprising:
clock control logic that receives the first clock signal and generates a second clock signal and a third clock signal, wherein said second and third clock signals have a frequency that this an integer fraction of the first clock signal frequency; a first digital synchronous network responsive to the first clock signal and the input signal, and provides a first output signal; a second digital synchronous network substantially identical to said first digital synchronous network, wherein said second digital synchronous network receives said second clock signal and the input signal, and provides a second output signal; a third digital synchronous network substantially identical to said first digital synchronous network, wherein said third digital synchronous network receives said third clock signal and the input signal, and provides a third output signal; and comparison and selection logic responsive to said first, second and third output signals to determine if a fault has occurred in the computation of said first output signal, wherein if a fault has not occurred said comparison and selection logic provides a system output signal indicative of said first output signal, wherein if a fault has occurred said comparison and selection logic provides said system output signal indicative of said second output signal.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority to U.S. Patent Application Serial No. 60/429,736, filed Nov. 27, 2002, and is a continuation-in-part application of U.S. Patent Application Serial Number Ser. No. 09/672,128, filed on Sep. 27, 2000, which claims priority to U.S. Patent Application Serial No. 60/156,219, filed on Sep. 27, 1999, all the aforementioned applications being incorporated by reference in their entireties.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60429736 |
Nov 2002 |
US |
|
60156219 |
Sep 1999 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09672128 |
Sep 2000 |
US |
Child |
10723592 |
Nov 2003 |
US |