Testing holders for chip unit and die package

Information

  • Patent Grant
  • 11340291
  • Patent Number
    11,340,291
  • Date Filed
    Thursday, June 25, 2020
    4 years ago
  • Date Issued
    Tuesday, May 24, 2022
    2 years ago
Abstract
A testing holder for a chip unit, a multi site holding frame for plural chip units and a method for testing a die thereof are provided. The proposed multi site holding frame for testing plural chip units simultaneously includes a first holder frame having a plurality of testing holders. Each of the plurality of testing holders includes a holder body containing a specific one of the plural chip units, and a pressure releasing device formed on the holder body to release an insertion pressure when the specific one of the plural chip units is inserted in the holder body.
Description
BACKGROUND

As semiconductor technologies evolve, three-dimensional integrated circuits emerge as an effective alternative to further reduce the physical size of a semiconductor chip. In a three-dimensional integrated circuit (3DIC), active circuits are fabricated on different wafers and each wafer die is stacked on top of another wafer die using pick-and-place techniques. Much higher density can be achieved by employing vertical stacking of integrated circuits. Furthermore, three-dimensional integrated circuits can achieve smaller form factors, cost-effectiveness, increased performance and lower power consumption.





DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a testing flow of a 3DIC in accordance with various embodiments of the present disclosure;



FIGS. 2 (a) and 2(b) are respectively a schematic diagram of a testing holder with holes on its bottom plate and a testing holder with a trench on its surrounding wall according to some embodiments of the present disclosure;



FIGS. 3(a) and 3(b) are respectively a schematic diagram of a testing holder with a tilted surface on its surrounding wall and a testing holder with an inserted die package having a height larger than the height of the testing holder according to some embodiments of the present disclosure;



FIGS. 4(a) and 4(b) are respectively a schematic diagram of a die package with a height of h and a die without package disposed on a dummy die with a total height of h according to some embodiments of the present disclosure;



FIGS. 5(a) and 5(b) are respectively a schematic diagram of a PoP package before engaged in a PoP package testing and the PoP package being flipped for the PoP package testing according to some embodiments of the present disclosure;



FIGS. 6(a) and 6(b) are respectively a schematic diagram of the top package being flipped for a mono top layer testing and a bottom package being flipped for a mono bottom layer testing according to some embodiments of the present disclosure;



FIGS. 7(a) and 7(b) are respectively a schematic diagram of a bottom package being flipped for a twin sides bump out testing using plural BGAs and plural probing pads according to some embodiments of the present disclosure;



FIGS. 8(a) and 8(b) are respectively a schematic diagram of a testing holder with plural pogo pins disposed on its bottom plate and a PoP twin sides bump out being inserted into a testing holder with the plural pogo pins disposed on the bottom plate therein according to some embodiments of the present disclosure;



FIG. 9 is a schematic diagram showing a PoP twin sides bump out being inserted into a testing holder with plural soft spacers disposed on the bottom plate therein according to some embodiments of the present disclosure;



FIG. 10 is a schematic diagram of a multi site holding frame according to some embodiments of the present disclosure;



FIGS. 11(a) and 11(b) are respectively a schematic diagram showing a testing holder in a holder frame of a multi site holding frame being replaceable and two testing holders in a holder frame of a multi site holding frame having the same outer dimensions and different inner dimensions according to some embodiments of the present disclosure;



FIGS. 12(a) and 12(b) are respectively a schematic diagram showing a die package with its upper size smaller than its lower size being inserted into a testing holder and the testing holder with the inserted die package for a single site probing according to some embodiments of the present disclosure; and



FIG. 13 is a schematic diagram of a multi site holding frame showing a first holder frame and a second holder frame according to some embodiments of the present disclosure.





DETAILED DESCRIPTION

The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.


In the process of manufacturing three-dimensional integrated circuits, known good die (KGD) and known good stack (KGS) tests are often performed through various testing probe card at various stages during the manufacturing process. For example, probe card can be used to test KGDs, or electronic elements. The probe card may be coupled between an automatic testing equipment board and a semiconductor die under test. The probe cards make contact to the semiconductor die through a plurality of probe contacts.


In the state of the art, there is lack of low-cost solution to verify the incoming chips or diced chips provided by the customer as the known good dies. For example, there is lack of low-cost production solution for the chip on chip on substrate (CoCoS) configuration pre-bond probing to screen out the defective units before the packaging process, and the CoCoS configuration pre-bond probing for screening out the defective units before the packaging process is known to be tested manually nowadays. And, there is no setup tool solution for chip on wafer on substrate (CoWoS) configuration pre-bond probing to screen out the defective units before the packaging process. Also, there is no setup tool solution for the (CoCoS) configuration post-bond probing to screen out the defective units before the packaging process. Thus, there is a need to solve the above-mentioned problems.



FIG. 1 illustrates a testing flow of a 3DIC in accordance with various embodiments of the present disclosure. A 3DIC device (not shown) may comprise a plurality of semiconductor dies bonded on an interposer (see the interposer 712, e.g. a substrate, as shown in FIG. 6(a)). In a conventional testing solution, the plurality of semiconductor dies are bonded on an interposer to form a three dimensional integrated circuit. The 3DIC is subsequently probed by testing equipment to test various system level characteristics. If the 3DIC fails the tests, the plurality of semiconductor dies may be discarded because the rework cost is significant.


The testing flow of FIG. 1 shows an all-in-one test solution to screen out the failed die so as to reduce system level failures. As shown in FIG. 1, a plurality of semiconductor dies may be fabricated in a silicon process 122. A KGD test may be performed on the plurality of semiconductor dies (e.g. provided by the suppliers) at operation 126a. After the semiconductor dies pass the KGD test, the semiconductor dies are designated as known good dies. The known good dies are mounted on a testing substrate. A device-under-test may be fabricated in a wafer at a fabrication process shown at operation 124 (e.g., the IC-1 process is used to produce the interposer 722 as shown in FIG. 6(b) in some embodiments). For example, a KGD test may be performed on the manufactured interposers at operation 126b in some embodiments.


After the semiconductor dies of the 3DIC are tested and passed the tests described above, the known good dies (e.g. 711 and 715 of FIG. 6(a)) are stacked together or stacked on a tested but passed the test interposer (e.g. a substrate as shown in FIG. 6(a)) depending on different designs and applications at operation 128. Subsequently, a dicing process may be performed to form a plurality of individual chip packages at operation 130. At operation 132, a packaging check may be applied to the individual chip packages.


One advantageous feature of the testing flow shown in FIG. 1 is that the semiconductor dies are tested prior to a stacking process. As such, the system level failure rate may be reduced. The reduced system level failure rate may help to shorten the test cycle time and improve test quality. As a result, the manufacture cost of 3DICs can be reduced.


The present disclosure provides a testing holder for a chip unit of a 3DIC, a multi site holding frame for testing plural chip units of a 3DIC simultaneously and a method for testing a die thereof to verify the diced chip or die package, enhance the quality of the diced chip or die package and save the production time and stacking costs of the 3DIC.


The present disclosure relates to a testing holder for testing a chip unit of a 3DIC, and a multi site holding frame having plural testing holders for testing plural chip units of a 3DIC simultaneously.



FIG. 2(a) is a schematic diagram of a testing holder with holes on its bottom plate according to some embodiments of the present disclosure. In FIG. 2(a), a testing holder 1 for a chip unit (a diced chip, e.g. a die package/die package with a single die/package on package (PoP)) in a testing phase includes a holder body 11 including a surrounding wall 111 and a bottom plate 112 for containing the chip unit (e.g. an inserting die package), the bottom plate 112 includes a heat conduct plate, and there are two holes 121 on the bottom plate 112. These two holes are functioned as a pressure releasing device formed on the holder body 11 (in some embodiments, one or more than two holes can be used) to release an insertion pressure when the chip unit (e.g. the die package) is inserted in the holder body 11 such that the air under the inserted chip unit could be released via the two holes 121 smoothly so as to avoid any edge scratch of the inserted chip unit caused by the collision with the test holder 1 due to the turbulence of the squeezed out-flowing air. FIG. 2(a) illustrates a perspective view of the testing holder 1.



FIG. 2(b) is a schematic diagram of a testing holder with a trench on its surrounding wall according to some embodiments of the present disclosure. In FIG. 2(b), it shows a porous metal plate 113 (e.g. Cu—Ni) disposed under the surrounding wall 111, and the surrounding wall 111 further has a trench 123. The trench 123 is a recess behind the wall (can be one or more), being another pressure releasing device to release an insertion pressure when the chip unit (e.g. the die package) is inserted in the holder body 11′.


The air under the inserted chip unit could be released via the trench 123 smoothly so as to avoid any scratch of the inserted chip unit caused by the collision with the test holder 1′ due to the turbulence of the squeezed out-flowing air, wherein the porous metal plate 113 absorbs a stress from the insertion of the chip unit to prevent a warpage of the chip unit, the bottom plate 112 is a heat conduct plate for absorbing a heat generated from a heat source contacting the bottom plate 112 or dissipating a heat generated by the testing holder such that the testing holder is operated under various temperatures according to respective requirements, the porous metal plate 113 is disposed on the heat conduct plate 112, and the surrounding wall 111 is disposed on the porous metal plate 113. FIG. 2(b) illustrates a perspective view of the testing holder 1′.



FIG. 3(a) is a schematic diagram of a testing holder with a tilted surface on its surrounding wall according to some embodiments of the present disclosure. In FIG. 3(a), for a testing holder 1″, its surrounding wall further has a tilted surface 1111 with a thickness of ΔX (e.g. in a range from about 0.1 mm to about 1 mm) to guide therein an insertion of the incoming diced chip (e.g., a die package 4 with plural stacked dies, wherein each of the stacked dies has a thickness of, e.g., 0.5 mm) and to avoid an edge scratch on the incoming diced chip.


The incoming diced chip is one selected from a group consisting of a package on package (PoP), a die package and a die package with a single die. This design is dependent on the design of the die. As shown in FIG. 3(a), e.g., in some embodiments, d1 is in a range from about 1.4 cm to about 10.4 cm, d2 depending on the thickness of the diced chip is in a range from about 0.2 mm to about 2 mm, d3 is in a range from about 1.2 cm to about 10.2 cm, d4 is in a range from about 1 cm to about 10 cm, d5 is in a range from about 0.1 mm to about 1 mm, d6 is in a range from about 0.1 mm to about 1 mm and d4<d1. FIG. 3(a) is a cross-sectional view of the test holder 1″.



FIG. 3(b) is a schematic diagram of a testing holder with an inserted die package having a height larger than the height of the testing holder according to some embodiments of the present disclosure. As shown in FIG. 3(b), the inserted die package 4 is engaged in a single site probing via a test contactor, and the test contactor is one selected from a bump (e.g. a controlled collapse chip connection (C4) 41, or a ball grid array (BGA)), a pad 42, a contactless coil 43, a hybrid contactless, or a combination thereof.


Wherein when the contactless coil 43 is used and a multi site probe card with plural contactless coil thereon (not shown) is approached to the contactless coil 43 within a predetermined distance rather than directly contacted, the contactless coil 43 and the corresponding contactless coil on the multi site probe card are electrically coupled to engage in the single site probing. In addition to the surface of the die package 4 is above the surface of the testing holder 1 as shown in FIG. 3(b), the surface of the die package 4 can be flush or below the surface of the testing holder 1. FIG. 3(b) illustrates a perspective view of the testing holder 1.



FIG. 4(a) is a schematic diagram of a die package with a height of h according to some embodiments of the present disclosure. In FIG. 4(a), the die package 4 has a height of h and a test contactor being one selected from a bump (e.g. a C4 41), a pad 42, a contactless coil 43, a hybrid contactless, or a combination thereof. FIG. 4(a) is a perspective view of the die package 4.



FIG. 4(b) is a schematic diagram of a die without package disposed on a dummy die with a total height of h according to some embodiments of the present disclosure. The die package with a single die 5 is stacked on the dummy die 6 to provide an added height. In FIG. 4(b), the die package with a single die 5 and the dummy die 6 have a total height of h, the same as that of the die package 4 as shown in FIG. 4(a). The die package with a single die also has the test contactor being one selected from a bump (e.g. a C4 41), a pad 42, a contactless coil 43, a hybrid contactless, or a combination thereof. FIG. 4(b) is a perspective view of the die package with the single die 5 disposed on the dummy die 6.


A PoP package also needs to be tested. FIG. 5(a) is a schematic diagram of a PoP package before engaged in a PoP package testing according to some embodiments of the present disclosure. In FIG. 5(a), the PoP package 7 includes the top package 71 and the bottom package 72, wherein the top package 71 includes a chip unit 711, a chip unit 715 disposed on the chip unit 711, an interposer 712, plural C4s 713, plural test contactors (e.g. a probing pad 714) and two through-silicon vias (TSVs) 716, and the bottom package 72 includes a chip unit 721, an interposer 722, plural BGAs 723 and two TSVs 724. FIG. 5(a) is a cross-sectional view of the PoP package 7.



FIG. 5(b) is a schematic diagram of the PoP package being flipped for the PoP package testing according to some embodiments of the present disclosure. In FIG. 5(b), the PoP package 7 is flipped for engaging the package testing via a test contactor, e.g. one of the plural BGAs 723. FIG. 5(b) is a cross-sectional view of the flipped PoP package 7.


A top package or a bottom package of a PoP package needs to be tested (e.g. a probing) before being packaged. The top package and the bottom package are respectively inserted into a test holder 1, 1′ or 1″ for the aforementioned test (e.g. the probing). FIG. 6(a) is a schematic diagram of a top package before engaged in a top package testing before molding according to some embodiments of the present disclosure. In FIG. 6(a), the top package 71 includes a chip unit 711, a chip unit 715 disposed on the chip unit 711, an interposer 712, plural C4s 713 (each of the C4s 713 is a specific one of the C4s 41 as shown in FIG. 3(b)), plural test contactors (e.g. a probing pad 714) and two TSVs 716. FIG. 6(a) is a cross-sectional view of the top package 71.



FIG. 6(b) is a schematic diagram of a bottom package being flipped for a mono bottom layer testing according to some embodiments of the present disclosure. As shown in FIG. 6(b), the bottom package 72 includes a chip unit 721, an interposer 722, plural BGAs 723 and two TSVs 724. In FIG. 6(b), the bottom package 72 is flipped for engaging the mono bottom layer testing via a test contactor, e.g. one of the plural BGAs 723. FIG. 6(b) is a cross-sectional view of the flipped bottom package 72.



FIG. 7(a) is a schematic diagram of the bottom package being flipped for a twin sides bump out testing via plural BGAs according to some embodiments of the present disclosure. In FIG. 7(a), a bottom package 72 includes a chip unit 721, an interposer 722, plural BGAs 723, two TSVs 724 and plural C4s 713. FIG. 7(a) is a cross-sectional view of the flipped bottom package 72.



FIG. 7(b) is a schematic diagram of a bottom package being flipped for a twin sides bump out testing via plural probing pads according to some embodiments of the present disclosure. In FIG. 7(b), a bottom package 72 includes a chip unit 721, an interposer 722, plural probing pads 714, two TSVs 724 and plural C4s 713. FIG. 7(b) is a cross-sectional view of the flipped bottom package 72.



FIG. 8(a) is a schematic diagram of a testing holder with plural pogo pins disposed on its bottom plate according to some embodiments of the present disclosure. In FIG. 8(a), the testing holder 1 includes plural pogo pins 131 for absorbing a contact stress from the insertion of the PoP. As shown in FIG. 8(a), the testing holder 1 is used to contain a chip unit, e.g. the bottom package 72 as shown in FIG. 7(a) or FIG. 7(b) for the twin sides bump out testing. FIG. 8(a) is a perspective view of the testing holder 1.



FIG. 8(b) is a schematic diagram showing a PoP twin sides bump out being inserted into a testing holder with plural pogo pins disposed on the bottom plate therein according to some embodiments of the present disclosure. In FIG. 8(b), the testing holder 1″ includes a tapered surface with a thickness of ΔX is used to guide therein an insertion of the PoP twin sides bump out 4′ to be engaged in a twin sides bump out testing via a test contactor being one of plural bumps (e.g. C4s 713, or BGAs 723), which could be the bottom package 72 as shown in FIG. 7(a) or FIG. 7(b) and to avoid an edge scratch on the PoP twin sides bump out 4′. The testing holder 1″ includes plural pogo pins 131 for absorbing a contact stress from the insertion of the PoP twin sides bump out 4′ with plural C4s 713 and plural BGAs 723. FIG. 8(b) is a cross-sectional view of the testing holder 1″ and the PoP twin sides bump out 4′.



FIG. 9 is a schematic diagram showing a PoP twin sides bump out being inserted into a testing holder with plural soft spacers disposed on the bottom plate therein according to some embodiments of the present disclosure. In FIG. 9, the testing holder 1″ is used to guide therein an insertion of the PoP twin sides bump out 4′ and to protect the PoP twin sides bump out 4′ to avoid an edge scratch thereon. The test holder 1″ includes plural soft spacers 133, each of the plural soft spacers 133 is one selected from a group consisting of a rubber, a super button and a nanopierce, for absorbing a contact stress from the insertion of the PoP twin sides bump out 4′ with plural C4s 713 and plural BGAs 723. As shown in FIG. 9, the testing holder 1″ is used to contain a chip unit, e.g. the bottom package 72 as shown in FIG. 7(a) or FIG. 7(b) for the twin sides bump out testing. FIG. 9 is a cross-sectional view of the testing holder 1″ and the PoP twin sides bump out 4′.



FIG. 10 is a schematic diagram of a first multi site holding frame according to some embodiments of the present disclosure. In FIG. 10, a multi site holding frame 9 for plural chip units in a testing phase includes a first holder frame 91, a multi site probe card 92, a temperature controller 93 and a power supply 94. The first holder frame 91 has a plurality of testing holders 1, each of which has an holder body containing a specific one of the plural chip units (e.g., die package 4 including two C4s 41, a pad 42 and a contactless coil 43), and plural alignment marks 911 for frame positioning. The multi site probe card 92 has plural probe contacts 922 and plural contactless coils 921 to probe a contact or a contactless transmission. When a respective C4 41 or a respective pad 42 of a specific die package 4 is used as the test contactor, the respective probe contact 922 is used to probe a contact transmission. When a respective contactless coil 43 of a specific die package 4 is used as the test contactor, the respective contactless coil 921 of the multi site probe card 92 is used to probe a contactless transmission, and the contactless transmission is probed when the multi site probe card 92 is approaching the first holder frame 91 and the distance between the respective contactless coil 921 and the corresponding contactless coil 43 is smaller than a predetermined value such that the respective contactless coil 921 and the corresponding contactless coil 43 are electrically coupled.


The temperature controller 93 is used to control the operating temperature of the multi site holding frame 9, and the power supply 94 is used to provide the electric power for a heater (not shown) contacting the first holder frame 91 to raise the temperature of the first holder frame 91 such that the multi site holding frame 9 operates under various temperatures according to respective requirements. In general, the operating temperature of the multi site holding frame 9 is in a range of from about −50° C. to about +150° C. FIG. 10 is a perspective view of the multi site holding frame 9.



FIG. 11(a) is a schematic diagram showing a testing holder in a first holder frame of a multi site holding frame being replaceable according to some embodiments of the present disclosure. Each of the plurality of testing holders 1 being inserted into a respective open recess 912 and having a holder body containing a specific one of the plural chip units (die package 4) in the first holder frame 91 is replaceable, and the first holder frame 91 is reusable. FIG. 11(a) is a perspective view of the first holder frame 91.



FIG. 11(b) is a schematic diagram showing two testing holders in a first holder frame of a multi site holding frame having the same outer dimensions and different inner dimensions according to some embodiments of the present disclosure. All of the testing holders 1 have the same outer dimensions, and the inner dimensions of each of the plurality of the testing holders are adapted to a size of the incoming diced chip. In FIG. 11 (b), for example, the outer dimensions of the two testing holders 1 are the same, i.e. a1=a2, and the inner dimensions of the two testing holders 1 are different from each other, i.e. b1≠b2 and c1≠c2. Other combinations of relationships between az; b1, b2; and c1, c2 are also possible. FIG. 11(b) is a perspective view of the two testing holders 1.



FIG. 12(a) is a schematic diagram showing a die package with its upper size smaller than its lower size being inserted into a testing holder according to some embodiments of the present disclosure. In FIG. 12(a), the die package 4″ includes two C4s 41, two pads 42, a contactless coil 43, a device height h1, an upper size A1, and a lower size A2 (≥A1), and is inserted into a testing holder 10. The testing holder 10 includes an upper surrounding wall 101 with two openings having a size A1, a lower surrounding wall 102 with an opening having a size A2>A1, and a bottom plate 103. In some embodiments, A2≤A1. The upper surrounding wall 101 and the lower surrounding wall 102 are connected by plural guide pins 104 for probing the die package 4″ (e.g., the PoP package 7 as shown in FIG. 5(a) or FIG. 5(b)). FIG. 12(a) is a perspective view of the testing holder 10 and the die package 4″ to be inserted therein.



FIG. 12(b) is a schematic diagram showing the testing holder with the inserted die package for a single site probing according to some embodiments of the present disclosure. In FIG. 12(b), the inserted die package 4″ including two C4s 41, a pad 42, a contactless coil 43, a device height h1 and a distance between the upper surrounding wall 101 and the lower surrounding wall 102, h2 (≥0), is engaged in a single site probing. The plural guide pins 104 are omitted when h2=0. FIG. 12(b) is a perspective view of the testing holder 10 and the die package 4″ being inserted therein.



FIG. 13 is a schematic diagram of a second multi site holding frame 9′ showing a first holder frame 91, a temperature controller 93, a power supply 94 and a second holder frame 95 according to some embodiments of the present disclosure. The temperature controller 93 and the power supply 94 are the same as those of FIG. 10. In FIG. 13, the second holder frame 95 and the first holder frame 91 are connected by plural frame guiding pins 151. The second multi site holding frame 9′ has plural testing holders 10, each of the plural testing holders 10 includes an upper surrounding wall 101, a lower surrounding wall 102 and a bottom plate 103 (not shown).


As shown in FIG. 12(a), the upper surrounding wall 101 and the lower surrounding wall 102 are connected by plural guide pins 104 in some embodiments. Each of the second holder frame 95 and the first holder frame 91 has plural guiding pin holes 152, the second holder frame 95 is used to contain all of the upper surrounding walls 101, the first holder frame 91 is used to contain all of the lower surrounding walls 102, and the second holder frame 95 and the first holder frame 91 are connected by the plural frame guiding pins 151 inserted into the plural guiding pin holes 152. The second multi site holding frame 9′ also includes the multi site probe card 92 as shown in FIG. 10. FIG. 13 is a perspective view of the second multi site holding frame 9′.


The present disclosure provides various embodiments of test holder for testing a die before bonding to form the chip on chip on substrate (CoCoS) pre-bond testing, the chip on wafer on substrate (CoWoS) pre-bond testing, the (CoCoS) post-bond testing, and the package on package (PoP) testing to screen out the defective units. According to the aforementioned descriptions, the present disclosure provides a testing holder for a chip unit of a 3DIC, a multi site holding frame for testing plural chip units of a 3DIC simultaneously and a method for testing a die thereof to verify the diced chip or die package, enhance the quality of the diced chip or die package and save the production time and stacking costs of the 3DIC so as to possess the non-obviousness and the novelty.


Although embodiments of the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims.


In accordance with one aspect of the present disclosure, a multi site holding frame for testing plural chip units includes a holder frame. The first holder frame has a plurality of testing holders and each of the plurality of testing holders includes a holder body and a pressure releasing device. The holder body contains a specific one of the plural chip units. The pressure releasing device is formed on the holder body to release an insertion pressure when the specific one of the plural chip units is inserted in the holder body.


In accordance with another aspect of the present disclosure, a method for testing an alleged known good die includes steps of providing a wiring layout and a testing holder, inserting the alleged known good die into the testing holder, and testing the alleged known good die via the testing holder to determine whether the known good die is a defective unit. The wiring layout is electrically connected to the alleged known good die. The testing step proceeds before electrically connecting the wiring layout to the alleged known good die.


In accordance with one more aspect of the present disclosure, a testing holder for a chip unit in a testing phase includes a holder body and a pressure releasing device. The holder body is used to contain the chip unit. The pressure releasing device is formed on the holder body to release an insertion pressure when the chip unit is inserted in the holder body.


Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims
  • 1. A testing holder for a chip, comprising: a holder body configured to contain the chip,wherein the holder body comprises: a bottom plate having a hole that is configured to release an insertion pressure when the chip is inserted in the holder body;a surrounding wall disposed on the bottom plate,wherein the surrounding wall comprises: an upper surrounding wall with a first opening and a second opening having a first size;a lower surrounding wall with a third opening having a second size, andwherein the second size is larger than the first size;a porous metal plate configured to absorb a stress from the insertion of the chip to prevent warpage of the chip disposed between the bottom plate and the lower surrounding wall.
  • 2. The testing holder of claim 1, wherein the surrounding wall has a tilted surface configured to guide therein an insertion of the chip.
  • 3. The testing holder of claim 1, wherein the surrounding wall has a recess formed therein.
  • 4. The testing holder of claim 1, wherein the upper surrounding wall and the lower surrounding wall are connected by plural guide pins.
  • 5. The testing holder of claim 1, wherein the testing holder has an inner dimension configured to be adapted to a size of a chip to be inserted in the testing holder.
  • 6. The testing holder of claim 1, wherein the porous metal plate is formed of a copper/nickel alloy.
  • 7. A testing holder for a chip, comprising: a holder body configured to contain the chip, wherein the holder body comprises:a bottom plate comprising: a hole that is configured to release an insertion pressure when the chip is inserted in the holder body; anda plurality of pogo pins for absorbing a contact stress when the chip is inserted in the holder body; anda surrounding wall disposed on the bottom plate,wherein the surrounding wall comprises: an upper surrounding wall; anda lower surrounding wall, andwherein the lower surrounding wall and the upper surrounding wall have same outer wall periphery dimensions and different inner wall dimensions.
  • 8. The testing holder of claim 7, wherein the surrounding wall has a tilted surface configured to guide therein an insertion of the chip.
  • 9. The testing holder of claim 7, wherein the surrounding wall has a recess formed therein.
  • 10. The testing holder of claim 7, wherein the upper surrounding wall and the lower surrounding wall are connected by plural guide pins.
  • 11. The testing holder of claim 7, wherein the testing holder has an inner dimension configured to be adapted to a size of a chip to be inserted in the testing holder.
  • 12. A testing holder for a chip, comprising: a holder body configured to contain the chip, wherein the holder body comprises:a bottom plate having a hole that is configured to release an insertion pressure when the chip is inserted in the holder body, and a plurality of soft spacers for absorbing a contact stress when the chip is inserted in the holder body; anda surrounding wall disposed on the bottom plate,wherein the surrounding wall comprises: an upper surrounding wall with a first opening and a second opening having a first size; anda lower surrounding wall with a third opening having a second size, andwherein the second size is larger than the first size.
  • 13. The testing holder of claim 12, wherein the surrounding wall has a tilted surface configured to guide therein an insertion of the chip.
  • 14. The testing holder of claim 12, wherein the surrounding wall has a recess formed therein.
  • 15. The testing holder of claim 12, wherein the upper surrounding wall and the lower surrounding wall are connected by plural guide pins.
  • 16. The testing holder of claim 12, wherein the testing holder has an inner dimension configured to be adapted to a size of a chip to be inserted in the testing holder.
  • 17. The testing holder of claim 1, wherein the bottom plate has two holes that are configured to release an insertion pressure when the chip is inserted in the holder body.
  • 18. The testing holder of claim 7, wherein the lower surrounding wall and the upper surrounding wall are spaced apart from each other when the chip undergoes testing while inserted in the holder body.
  • 19. The testing holder of claim 12, wherein the lower surrounding wall and the upper surrounding wall are spaced apart from each other when the chip undergoes testing while inserted in the holder body.
  • 20. The testing holder of claim 12, wherein the plurality of soft spacers are formed of a rubber.
CROSS-REFERENCE

This application is a Continuation of U.S. application Ser. No. 16/119,871, filed on Aug. 31, 2018, now U.S. Pat. No. 10,698,026, which is a Continuation of U.S. application Ser. No. 15/594,143, filed on May 12, 2017, now U.S. Pat. No. 10,067,181, which is a Continuation of U.S. application Ser. No. 15/250,198, filed Aug. 29, 2016 now U.S. Pat. No. 9,664,707, which is a Continuation of U.S. application Ser. No. 15/098,037, filed Apr. 13, 2016 now U.S. Pat. No. 9,453,877, which is a Continuation of U.S. application Ser. No. 13/830,525, filed Mar. 14, 2013 now U.S. Pat. No. 9,341,671, the entire contents of which are hereby incorporated by reference.

US Referenced Citations (111)
Number Name Date Kind
4560216 Egawa Dec 1985 A
4725918 Bakker Feb 1988 A
5159535 Desai et al. Oct 1992 A
5170931 Desai et al. Dec 1992 A
5201451 Desai et al. Apr 1993 A
5215472 DelPrete Jun 1993 A
5221209 D'Amico Jun 1993 A
5618759 Boysel Apr 1997 A
5800194 Yamagishi Sep 1998 A
5847572 Iwasaki et al. Dec 1998 A
5920200 Pendse et al. Jul 1999 A
6057700 Crispell May 2000 A
6155859 Choy Dec 2000 A
6213806 Choy Apr 2001 B1
6229320 Haseyama et al. May 2001 B1
6262581 Han Jul 2001 B1
6369595 Farnworth et al. Apr 2002 B1
6383005 Ho et al. May 2002 B2
6396290 Kimura et al. May 2002 B1
6636060 Saito Oct 2003 B1
6982551 Yates Jan 2006 B2
7101209 Yates et al. Sep 2006 B2
7156680 Saito Jan 2007 B2
7232328 Saito Jun 2007 B2
7235991 Kim et al. Jun 2007 B2
7319338 Lee Jan 2008 B2
7400161 Saito Jul 2008 B2
7422446 Yoshida Sep 2008 B2
7448882 Yoshida Nov 2008 B2
7477063 Wu Jan 2009 B1
7540745 Lin Jun 2009 B2
7601009 Di Stefano Oct 2009 B2
7642769 Osakabe Jan 2010 B2
7667475 Steps et al. Feb 2010 B2
7683648 Ghantous Mar 2010 B1
7704735 Facer et al. Apr 2010 B2
7737710 Cho Jun 2010 B2
7770289 Chen et al. Aug 2010 B2
7828577 Yeh Nov 2010 B2
7833023 Di Stefano Nov 2010 B2
7839139 Saito Nov 2010 B2
7862363 Chen et al. Jan 2011 B2
7884630 Osato Feb 2011 B2
8092231 Suzuki Jan 2012 B2
8102184 Sherry et al. Jan 2012 B2
8228086 Lee Jul 2012 B2
8253428 Komoto Aug 2012 B2
8496113 Na et al. Jul 2013 B2
8535956 Eckert Sep 2013 B2
8622198 Yamazaki et al. Jan 2014 B2
8703508 Chang et al. Apr 2014 B2
8710859 Chang Apr 2014 B2
8912811 Sherry et al. Dec 2014 B2
8988095 Nakamura et al. Mar 2015 B2
9209152 Goh et al. Dec 2015 B2
9341671 Wang May 2016 B2
9368889 Sano Jun 2016 B2
9453877 Wang Sep 2016 B2
9529039 Nakamura et al. Dec 2016 B2
9664707 Wang May 2017 B2
10067181 Wang Sep 2018 B2
10698026 Wang Jun 2020 B2
11129488 Clyburn Sep 2021 B1
20020043983 Cheng Apr 2002 A1
20020084532 Neogi et al. Jul 2002 A1
20040021475 Ito et al. Feb 2004 A1
20040070414 Tani Apr 2004 A1
20040212383 Yanagisawa Oct 2004 A1
20050162152 Yates Jul 2005 A1
20050214173 Facer et al. Sep 2005 A1
20070229103 Tani Oct 2007 A1
20070269999 Di Stefano Nov 2007 A1
20070296419 Aizawa et al. Dec 2007 A1
20080088331 Yoshida Apr 2008 A1
20080122472 Chen May 2008 A1
20080191723 Osato Aug 2008 A1
20080253869 Yun Sung et al. Oct 2008 A1
20090015282 Steps et al. Jan 2009 A1
20090026199 Jeor Jan 2009 A1
20090128177 Ohta May 2009 A1
20090243644 Chang Oct 2009 A1
20090325394 Di Stefano Dec 2009 A1
20100099277 Osato et al. Apr 2010 A1
20110102008 Lee May 2011 A1
20110298487 Katsuma Dec 2011 A1
20120112777 Aizawa et al. May 2012 A1
20120112780 Groeger May 2012 A1
20120168964 Kim Jul 2012 A1
20120299614 Wu Nov 2012 A1
20130069685 Swart Mar 2013 A1
20130076384 Chang Mar 2013 A1
20130207250 Eckert Aug 2013 A1
20140002121 Khoche et al. Jan 2014 A1
20140051189 Kai-Jun et al. Feb 2014 A1
20140266281 Wang Sep 2014 A1
20140312497 Goh et al. Oct 2014 A1
20150137844 Kikuchi et al. May 2015 A1
20150139722 Yamada et al. May 2015 A1
20150168450 Wooden Jun 2015 A1
20150233973 Wooden Aug 2015 A1
20160025775 Chen Jan 2016 A1
20160223584 Wang Aug 2016 A1
20160370407 Wang Dec 2016 A1
20170059611 Lesnikoski Mar 2017 A1
20170248652 Wang Aug 2017 A1
20170301575 Wammetsberger et al. Oct 2017 A1
20180372796 Wang Dec 2018 A1
20190011479 Ota Jan 2019 A1
20200326370 Wang Oct 2020 A1
20200366018 Koshiishi Nov 2020 A1
20210190820 Koshiishi Jun 2021 A1
Foreign Referenced Citations (15)
Number Date Country
102751226 Oct 2012 CN
112952419 Jun 2021 CN
H07-142555 Jun 1995 JP
2000353579 Dec 2000 JP
2001237039 Aug 2001 JP
3427086 Jul 2003 JP
2009-156696 Jul 2009 JP
20130002246 Jan 2013 KR
20130002247 Jan 2013 KR
20130003068 Jan 2013 KR
20130116977 Oct 2013 KR
101336649 Dec 2013 KR
WO-9304512 Mar 1993 WO
WO-2006097973 Sep 2006 WO
WO-2012106221 Aug 2012 WO
Non-Patent Literature Citations (16)
Entry
Non-Final Office Action issued in U.S. Appl. No. 16/119,871, dated Apr. 9, 2019.
Non-Final Office Action issued in U.S. Appl. No. 16/119,871, dated Aug. 28, 2019.
Final Office Action issued in U.S. Appl. No. 16/119,871, dated Dec. 19, 2019.
Notice of Allowance issued in U.S. Appl. No. 16/119,871, dated Feb. 20, 2020.
Non-Final Office Action U.S. Appl. No. 15/250,198 dated Sep. 26, 2016.
Notice of Allowance U.S. Appl. No. 15/098,037 dated May 19, 2016.
Non-Final Office Action U.S. Appl. No. 13/830,525 dated Aug. 25, 2015.
Notice of Allowance U.S. Appl. No. 13/830,525 dated Jan. 15, 2016.
Notice of Allowance U.S. Appl. No. 15/250,198 dated Jan. 27, 2017.
Notice of Allowance U.S. Appl. No. 15/098,037 dated Apr. 13, 2016.
Non-Final Office Action U.S. Appl. No. 15/594,143 dated Jun. 16, 2017.
Non-Final Office Action U.S. Appl. No. 15/594,143 dated Dec. 20, 2017.
Notice of Allowance U.S. Appl. No. 15/594,143 dated May 4, 2018.
Robertazzi et al., “Test and Measurement Challenges for 3D IC Development,” IFEE SW Test Workshop, SWTW (Jun. 2012).
Chip Scale Review.com, “Test Sockets for the Parallel World,” Chip Scale Review, vol. 17, No. 6 (Nov./Dec. 2013).
Robertazzi et al., “Test and Measurement Challenges for 3D IC Development,” IEEE SW Test Workshop, SWTW (Jun. 2012).
Related Publications (1)
Number Date Country
20200326370 A1 Oct 2020 US
Continuations (5)
Number Date Country
Parent 16119871 Aug 2018 US
Child 16912017 US
Parent 15594143 May 2017 US
Child 16119871 US
Parent 15250198 Aug 2016 US
Child 15594143 US
Parent 15098037 Apr 2016 US
Child 15250198 US
Parent 13830525 Mar 2013 US
Child 15098037 US