As semiconductor technologies evolve, three-dimensional integrated circuits emerge as an effective alternative to further reduce the physical size of a semiconductor chip. In a three-dimensional integrated circuit (3DIC), active circuits are fabricated on different wafers and each wafer die is stacked on top of another wafer die using pick-and-place techniques. Much higher density can be achieved by employing vertical stacking of integrated circuits. Furthermore, three-dimensional integrated circuits can achieve smaller form factors, cost-effectiveness, increased performance and lower power consumption.
For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.
In the process of manufacturing three-dimensional integrated circuits, known good die (KGD) and known good stack (KGS) tests are often performed through various testing probe card at various stages during the manufacturing process. For example, probe card can be used to test KGDs, or electronic elements. The probe card may be coupled between an automatic testing equipment board and a semiconductor die under test. The probe cards make contact to the semiconductor die through a plurality of probe contacts.
In the state of the art, there is lack of low-cost solution to verify the incoming chips or diced chips provided by the customer as the known good dies. For example, there is lack of low-cost production solution for the chip on chip on substrate (CoCoS) configuration pre-bond probing to screen out the defective units before the packaging process, and the CoCoS configuration pre-bond probing for screening out the defective units before the packaging process is known to be tested manually nowadays. And, there is no setup tool solution for chip on wafer on substrate (CoWoS) configuration pre-bond probing to screen out the defective units before the packaging process. Also, there is no setup tool solution for the (CoCoS) configuration post-bond probing to screen out the defective units before the packaging process. Thus, there is a need to solve the above-mentioned problems.
The testing flow of
After the semiconductor dies of the 3DIC are tested and passed the tests described above, the known good dies (e.g. 711 and 715 of
One advantageous feature of the testing flow shown in
The present disclosure provides a testing holder for a chip unit of a 3DIC, a multi site holding frame for testing plural chip units of a 3DIC simultaneously and a method for testing a die thereof to verify the diced chip or die package, enhance the quality of the diced chip or die package and save the production time and stacking costs of the 3DIC.
The present disclosure relates to a testing holder for testing a chip unit of a 3DIC, and a multi site holding frame having plural testing holders for testing plural chip units of a 3DIC simultaneously.
The air under the inserted chip unit could be released via the trench 123 smoothly so as to avoid any scratch of the inserted chip unit caused by the collision with the test holder 1′ due to the turbulence of the squeezed out-flowing air, wherein the porous metal plate 113 absorbs a stress from the insertion of the chip unit to prevent a warpage of the chip unit, the bottom plate 112 is a heat conduct plate for absorbing a heat generated from a heat source contacting the bottom plate 112 or dissipating a heat generated by the testing holder such that the testing holder is operated under various temperatures according to respective requirements, the porous metal plate 113 is disposed on the heat conduct plate 112, and the surrounding wall 111 is disposed on the porous metal plate 113.
The incoming diced chip is one selected from a group consisting of a package on package (PoP), a die package and a die package with a single die. This design is dependent on the design of the die. As shown in
Wherein when the contactless coil 43 is used and a multi site probe card with plural contactless coil thereon (not shown) is approached to the contactless coil 43 within a predetermined distance rather than directly contacted, the contactless coil 43 and the corresponding contactless coil on the multi site probe card are electrically coupled to engage in the single site probing. In addition to the surface of the die package 4 is above the surface of the testing holder 1 as shown in
A PoP package also needs to be tested.
A top package or a bottom package of a PoP package needs to be tested (e.g. a probing) before being packaged. The top package and the bottom package are respectively inserted into a test holder 1, 1′ or 1″ for the aforementioned test (e.g. the probing).
The temperature controller 93 is used to control the operating temperature of the multi site holding frame 9, and the power supply 94 is used to provide the electric power for a heater (not shown) contacting the first holder frame 91 to raise the temperature of the first holder frame 91 such that the multi site holding frame 9 operates under various temperatures according to respective requirements. In general, the operating temperature of the multi site holding frame 9 is in a range of from about −50° C. to about +150° C.
As shown in
The present disclosure provides various embodiments of test holder for testing a die before bonding to form the chip on chip on substrate (CoCoS) pre-bond testing, the chip on wafer on substrate (CoWoS) pre-bond testing, the (CoCoS) post-bond testing, and the package on package (PoP) testing to screen out the defective units. According to the aforementioned descriptions, the present disclosure provides a testing holder for a chip unit of a 3DIC, a multi site holding frame for testing plural chip units of a 3DIC simultaneously and a method for testing a die thereof to verify the diced chip or die package, enhance the quality of the diced chip or die package and save the production time and stacking costs of the 3DIC so as to possess the non-obviousness and the novelty.
Although embodiments of the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims.
In accordance with one aspect of the present disclosure, a multi site holding frame for testing plural chip units includes a holder frame. The first holder frame has a plurality of testing holders and each of the plurality of testing holders includes a holder body and a pressure releasing device. The holder body contains a specific one of the plural chip units. The pressure releasing device is formed on the holder body to release an insertion pressure when the specific one of the plural chip units is inserted in the holder body.
In accordance with another aspect of the present disclosure, a method for testing an alleged known good die includes steps of providing a wiring layout and a testing holder, inserting the alleged known good die into the testing holder, and testing the alleged known good die via the testing holder to determine whether the known good die is a defective unit. The wiring layout is electrically connected to the alleged known good die. The testing step proceeds before electrically connecting the wiring layout to the alleged known good die.
In accordance with one more aspect of the present disclosure, a testing holder for a chip unit in a testing phase includes a holder body and a pressure releasing device. The holder body is used to contain the chip unit. The pressure releasing device is formed on the holder body to release an insertion pressure when the chip unit is inserted in the holder body.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
This application is a Continuation of U.S. application Ser. No. 16/119,871, filed on Aug. 31, 2018, now U.S. Pat. No. 10,698,026, which is a Continuation of U.S. application Ser. No. 15/594,143, filed on May 12, 2017, now U.S. Pat. No. 10,067,181, which is a Continuation of U.S. application Ser. No. 15/250,198, filed Aug. 29, 2016 now U.S. Pat. No. 9,664,707, which is a Continuation of U.S. application Ser. No. 15/098,037, filed Apr. 13, 2016 now U.S. Pat. No. 9,453,877, which is a Continuation of U.S. application Ser. No. 13/830,525, filed Mar. 14, 2013 now U.S. Pat. No. 9,341,671, the entire contents of which are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4560216 | Egawa | Dec 1985 | A |
4725918 | Bakker | Feb 1988 | A |
5159535 | Desai et al. | Oct 1992 | A |
5170931 | Desai et al. | Dec 1992 | A |
5201451 | Desai et al. | Apr 1993 | A |
5215472 | DelPrete | Jun 1993 | A |
5221209 | D'Amico | Jun 1993 | A |
5618759 | Boysel | Apr 1997 | A |
5800194 | Yamagishi | Sep 1998 | A |
5847572 | Iwasaki et al. | Dec 1998 | A |
5920200 | Pendse et al. | Jul 1999 | A |
6057700 | Crispell | May 2000 | A |
6155859 | Choy | Dec 2000 | A |
6213806 | Choy | Apr 2001 | B1 |
6229320 | Haseyama et al. | May 2001 | B1 |
6262581 | Han | Jul 2001 | B1 |
6369595 | Farnworth et al. | Apr 2002 | B1 |
6383005 | Ho et al. | May 2002 | B2 |
6396290 | Kimura et al. | May 2002 | B1 |
6636060 | Saito | Oct 2003 | B1 |
6982551 | Yates | Jan 2006 | B2 |
7101209 | Yates et al. | Sep 2006 | B2 |
7156680 | Saito | Jan 2007 | B2 |
7232328 | Saito | Jun 2007 | B2 |
7235991 | Kim et al. | Jun 2007 | B2 |
7319338 | Lee | Jan 2008 | B2 |
7400161 | Saito | Jul 2008 | B2 |
7422446 | Yoshida | Sep 2008 | B2 |
7448882 | Yoshida | Nov 2008 | B2 |
7477063 | Wu | Jan 2009 | B1 |
7540745 | Lin | Jun 2009 | B2 |
7601009 | Di Stefano | Oct 2009 | B2 |
7642769 | Osakabe | Jan 2010 | B2 |
7667475 | Steps et al. | Feb 2010 | B2 |
7683648 | Ghantous | Mar 2010 | B1 |
7704735 | Facer et al. | Apr 2010 | B2 |
7737710 | Cho | Jun 2010 | B2 |
7770289 | Chen et al. | Aug 2010 | B2 |
7828577 | Yeh | Nov 2010 | B2 |
7833023 | Di Stefano | Nov 2010 | B2 |
7839139 | Saito | Nov 2010 | B2 |
7862363 | Chen et al. | Jan 2011 | B2 |
7884630 | Osato | Feb 2011 | B2 |
8092231 | Suzuki | Jan 2012 | B2 |
8102184 | Sherry et al. | Jan 2012 | B2 |
8228086 | Lee | Jul 2012 | B2 |
8253428 | Komoto | Aug 2012 | B2 |
8496113 | Na et al. | Jul 2013 | B2 |
8535956 | Eckert | Sep 2013 | B2 |
8622198 | Yamazaki et al. | Jan 2014 | B2 |
8703508 | Chang et al. | Apr 2014 | B2 |
8710859 | Chang | Apr 2014 | B2 |
8912811 | Sherry et al. | Dec 2014 | B2 |
8988095 | Nakamura et al. | Mar 2015 | B2 |
9209152 | Goh et al. | Dec 2015 | B2 |
9341671 | Wang | May 2016 | B2 |
9368889 | Sano | Jun 2016 | B2 |
9453877 | Wang | Sep 2016 | B2 |
9529039 | Nakamura et al. | Dec 2016 | B2 |
9664707 | Wang | May 2017 | B2 |
10067181 | Wang | Sep 2018 | B2 |
10698026 | Wang | Jun 2020 | B2 |
11129488 | Clyburn | Sep 2021 | B1 |
20020043983 | Cheng | Apr 2002 | A1 |
20020084532 | Neogi et al. | Jul 2002 | A1 |
20040021475 | Ito et al. | Feb 2004 | A1 |
20040070414 | Tani | Apr 2004 | A1 |
20040212383 | Yanagisawa | Oct 2004 | A1 |
20050162152 | Yates | Jul 2005 | A1 |
20050214173 | Facer et al. | Sep 2005 | A1 |
20070229103 | Tani | Oct 2007 | A1 |
20070269999 | Di Stefano | Nov 2007 | A1 |
20070296419 | Aizawa et al. | Dec 2007 | A1 |
20080088331 | Yoshida | Apr 2008 | A1 |
20080122472 | Chen | May 2008 | A1 |
20080191723 | Osato | Aug 2008 | A1 |
20080253869 | Yun Sung et al. | Oct 2008 | A1 |
20090015282 | Steps et al. | Jan 2009 | A1 |
20090026199 | Jeor | Jan 2009 | A1 |
20090128177 | Ohta | May 2009 | A1 |
20090243644 | Chang | Oct 2009 | A1 |
20090325394 | Di Stefano | Dec 2009 | A1 |
20100099277 | Osato et al. | Apr 2010 | A1 |
20110102008 | Lee | May 2011 | A1 |
20110298487 | Katsuma | Dec 2011 | A1 |
20120112777 | Aizawa et al. | May 2012 | A1 |
20120112780 | Groeger | May 2012 | A1 |
20120168964 | Kim | Jul 2012 | A1 |
20120299614 | Wu | Nov 2012 | A1 |
20130069685 | Swart | Mar 2013 | A1 |
20130076384 | Chang | Mar 2013 | A1 |
20130207250 | Eckert | Aug 2013 | A1 |
20140002121 | Khoche et al. | Jan 2014 | A1 |
20140051189 | Kai-Jun et al. | Feb 2014 | A1 |
20140266281 | Wang | Sep 2014 | A1 |
20140312497 | Goh et al. | Oct 2014 | A1 |
20150137844 | Kikuchi et al. | May 2015 | A1 |
20150139722 | Yamada et al. | May 2015 | A1 |
20150168450 | Wooden | Jun 2015 | A1 |
20150233973 | Wooden | Aug 2015 | A1 |
20160025775 | Chen | Jan 2016 | A1 |
20160223584 | Wang | Aug 2016 | A1 |
20160370407 | Wang | Dec 2016 | A1 |
20170059611 | Lesnikoski | Mar 2017 | A1 |
20170248652 | Wang | Aug 2017 | A1 |
20170301575 | Wammetsberger et al. | Oct 2017 | A1 |
20180372796 | Wang | Dec 2018 | A1 |
20190011479 | Ota | Jan 2019 | A1 |
20200326370 | Wang | Oct 2020 | A1 |
20200366018 | Koshiishi | Nov 2020 | A1 |
20210190820 | Koshiishi | Jun 2021 | A1 |
Number | Date | Country |
---|---|---|
102751226 | Oct 2012 | CN |
112952419 | Jun 2021 | CN |
H07-142555 | Jun 1995 | JP |
2000353579 | Dec 2000 | JP |
2001237039 | Aug 2001 | JP |
3427086 | Jul 2003 | JP |
2009-156696 | Jul 2009 | JP |
20130002246 | Jan 2013 | KR |
20130002247 | Jan 2013 | KR |
20130003068 | Jan 2013 | KR |
20130116977 | Oct 2013 | KR |
101336649 | Dec 2013 | KR |
WO-9304512 | Mar 1993 | WO |
WO-2006097973 | Sep 2006 | WO |
WO-2012106221 | Aug 2012 | WO |
Entry |
---|
Non-Final Office Action issued in U.S. Appl. No. 16/119,871, dated Apr. 9, 2019. |
Non-Final Office Action issued in U.S. Appl. No. 16/119,871, dated Aug. 28, 2019. |
Final Office Action issued in U.S. Appl. No. 16/119,871, dated Dec. 19, 2019. |
Notice of Allowance issued in U.S. Appl. No. 16/119,871, dated Feb. 20, 2020. |
Non-Final Office Action U.S. Appl. No. 15/250,198 dated Sep. 26, 2016. |
Notice of Allowance U.S. Appl. No. 15/098,037 dated May 19, 2016. |
Non-Final Office Action U.S. Appl. No. 13/830,525 dated Aug. 25, 2015. |
Notice of Allowance U.S. Appl. No. 13/830,525 dated Jan. 15, 2016. |
Notice of Allowance U.S. Appl. No. 15/250,198 dated Jan. 27, 2017. |
Notice of Allowance U.S. Appl. No. 15/098,037 dated Apr. 13, 2016. |
Non-Final Office Action U.S. Appl. No. 15/594,143 dated Jun. 16, 2017. |
Non-Final Office Action U.S. Appl. No. 15/594,143 dated Dec. 20, 2017. |
Notice of Allowance U.S. Appl. No. 15/594,143 dated May 4, 2018. |
Robertazzi et al., “Test and Measurement Challenges for 3D IC Development,” IFEE SW Test Workshop, SWTW (Jun. 2012). |
Chip Scale Review.com, “Test Sockets for the Parallel World,” Chip Scale Review, vol. 17, No. 6 (Nov./Dec. 2013). |
Robertazzi et al., “Test and Measurement Challenges for 3D IC Development,” IEEE SW Test Workshop, SWTW (Jun. 2012). |
Number | Date | Country | |
---|---|---|---|
20200326370 A1 | Oct 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16119871 | Aug 2018 | US |
Child | 16912017 | US | |
Parent | 15594143 | May 2017 | US |
Child | 16119871 | US | |
Parent | 15250198 | Aug 2016 | US |
Child | 15594143 | US | |
Parent | 15098037 | Apr 2016 | US |
Child | 15250198 | US | |
Parent | 13830525 | Mar 2013 | US |
Child | 15098037 | US |