This Application claims priority of Taiwan Patent Application No. 101110323, filed on Mar. 26, 2012, the entirety of which is incorporated by reference herein.
1. Field of the Invention
The invention relates to a testing system, and more particularly to a testing system of a flash memory.
2. Description of the Related Art
In recent years, flash memory has been made to have the characteristics of data non-volatility, low power consumption, a compact size, and a non-mechanical structure. Hence, flash memory has been adapted for various electronic devices, especially portable electronic devices.
In general, a flash memory chip of a flash memory storage device comprises one or more flash memory dies according to various storage capacities. Before the flash memory die is packaged in a flash memory chip, a wafer sorting test is performed, so as to test each memory die of the wafer. After completing the wafer sorting test, good memory dies will be packaged into a chip, e. g. multi-chip package (MCP). If the memory dies of the wafer are not entirely tested before a multi-chip is packaged, a chip may be discarded due to some defective memory dies when a package final test is performed for the chip. Thus, damage is made to good memory dies of the chip and package cost is increased.
Furthermore, the testing apparatuses are complex and expensive for wafer sorting tests. Traditionally, when a wafer sorting test is performed, automatic test equipment (ATE) may write a great quantity of testing data into the die of the wafer to be tested, and then read the written data from the die to be tested. Next, the ATE performs an error checking and correcting (ECC) procedure, to determine whether the die to be tested has defects. Because a great quantity of data is needed for an ECC procedure, a higher level ATE is used to test various memory dies simultaneously. If a lower level ATE is used, it is unable to test various memory dies simultaneously, thereby increasing test time and test cost.
Therefore, a testing apparatus and method thereof for decreasing test costs are desired.
Testing systems and a testing method thereof are provided. An embodiment of a testing system for a wafer having a plurality of flash memory dies is provided. The testing system comprises: a testing apparatus, providing a testing requirement; and a probe card coupled to the testing apparatus via a specific transmission line. The probe card comprises: a plurality of probes, contacting with at least one of the flash memory dies of the wafer; and a controller, writing a testing data to the flash memory die according to the testing requirement, and reading the testing data from the flash memory die via the probes. The controller provides a testing result to the testing apparatus according to the read testing data.
Furthermore, another embodiment of a testing system for a wafer having a plurality of flash memory dies is provided. The testing system comprises: a testing apparatus, providing a testing requirement; a Hub coupled to the testing apparatus via a first universal serial bus (USB) transmission line; and a probe card coupled to the Hub via a plurality of second USB transmission lines. The probe card comprises: a plurality of probes, contacting with the flash memory dies of the wafer; and a plurality of controllers, each coupled to the Hub via the corresponding second USB transmission line, wherein each of the controllers is coupled to the corresponding flash memory die via the probes, and each of the controllers writes a testing data to the corresponding flash memory die according to the testing requirement, and reading the testing data from the corresponding flash memory die via the probes. Each of the controllers provides a testing result to the testing apparatus according to the read testing data.
Moreover, an embodiment of a testing method for a wafer having a plurality of flash memory dies is provided. A testing requirement from a testing apparatus is obtained by a controller. A testing data is written to at least one of the flash memory dies according to the testing requirement by the controller via a plurality of probes of a probe card. The testing data is read from the flash memory die of the wafer by the controller via the probes of the probe card. A testing result is provided to the testing apparatus according to the read testing data by the controller. The controller is implemented in the probe card.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Number | Date | Country | Kind |
---|---|---|---|
101110323 A | Mar 2012 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
7042243 | Matsumoto | May 2006 | B2 |
7924035 | Huebner | Apr 2011 | B2 |
8086919 | Chen et al. | Dec 2011 | B2 |
8375340 | Watanabe et al. | Feb 2013 | B2 |
20030074611 | Nachumovsky | Apr 2003 | A1 |
20070145363 | Fandrich | Jun 2007 | A1 |
20070263442 | Cornwell et al. | Nov 2007 | A1 |
20090327588 | Sutardja et al. | Dec 2009 | A1 |
20100013503 | Huebner | Jan 2010 | A1 |
20100241914 | Chen et al. | Sep 2010 | A1 |
20110264973 | Ma | Oct 2011 | A1 |
Number | Date | Country |
---|---|---|
1574268 | Feb 2005 | CN |
101840877 | Sep 2010 | CN |
449849 | Aug 2001 | TW |
I286214 | Sep 2007 | TW |
201001585 | Jan 2010 | TW |
201007185 | Feb 2010 | TW |
201035982 | Oct 2010 | TW |
201140099 | Nov 2011 | TW |
Entry |
---|
English language translation of abstract of TW 449849 (published Aug. 11, 2001). |
English language translation of abstract of TW I286214 (published Sep. 1, 2007). |
English language translation of abstract of TW 201001585 (published Jan. 1, 2010). |
English language translation of abstract of TW 201007185 (published Feb. 16, 2010). |
English language translation of abstract of TW 201140099 (published Nov. 16, 2011). |
Number | Date | Country | |
---|---|---|---|
20130250709 A1 | Sep 2013 | US |