Claims
- 1. A semiconductor device comprising:
- a plurality of delay circuits delaying an input signal having a first level and a second level, said delay circuits having a predetermined delay time;
- a selection circuit connected to said delay circuits, said selection circuit selecting one of said delay circuits, in sequence, in response to a transition from the first level, which is an initial state, to the second level of the input signal and supplying said input signal of said second level to said selected one of said delay circuts, said selection circuit resetting unselected ones of said delay circuits to an initial state;
- a plurality of first gate circuits each of which having input terminals, a first input terminal being connected to an associated one of said delay circuits and a second input terminal being connected to said selection circuit's output terminal associated with said delay circuit, each of said first gate circuits outputting a delayed input signal only from said associated selected one of said delay circuits and inhibiting output from said each associated unselected one of said delay circuits by having a level of said second input terminal of said first gate circuit vary from said second level to said first level; and
- a second gate circuit, each input terminal of which being connected to an output terminal of each of said first gate circuits, wherein an output signal from any of said first gate circuits is output from said second gate, a noise pulse having said second level and ending within an interval prior to a a following signal pulse, said interval being essentially shorter than said delay time of said delay circuit, said noise pulse input into one of said delay circuits being inhibited from being output through said associated first gate circuit, and said following signal pulse, of said second level input into another one of delay circuits earlier than said interval which is prior to a next incoming signal pulse, being allowed to be output through said associated first and second gate circuits.
- 2. A semiconductor device according to claim 1, wherein said selection circuit includes:
- a counter for receiving said input signal;
- a decoder connected to said counter for decoding outputs from said counter; and
- a plurality of third gate circuits each of which having input terminals, a first input terminal receiving said input signal and a second input terminal being connected to an output terminal of said selection circuit, wherein a transition of level of said first or second input terminal from said second level to said first level initiates said selecting of said one of delay lines.
- 3. A semiconductor device according to claim 2, wherein said third gate circuit is an AND gate.
- 4. A semiconductor device according to claim 1, wherein:
- said semiconductor device further includes memory circuit having an address transition circuit for detecting a transition of address signals, said address transition circuit outputting said input signal upon detecting said transition of address signals; and
- said second gate circuit, operatively connected to said memory circut, supplies said delayed input signal as a control signal to said memory circuit.
- 5. A semiconductor device according to claim 4, wherein said memory circuit further comprising:
- word lines; and
- a plurality of dummy word lines, as said delay circuits, having similar delay characteristics to said word lines, said dummy word lines being fabricated simultaneously with said word lines.
- 6. A semiconductor device according to claim 4, wherein said memory circuit further comprising:
- bit lines; and
- a plurality of dummy bit lines, as said delay circuits, having similar delay characteristics to said bit lines, said dummy bit lines being fabricated simultaneously with said bit lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-22528 |
Feb 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 006,206 filed Jan. 23, 1987, now abandoned.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
6206 |
Jan 1987 |
|