Claims
- 1. A local interconnect structure for connecting a first silicide region to a distinct second silicide region comprising:
- a barrier layer extending from said first silicide region to said second silicide region and having a lower surface and an upper surface, said lower surface connecting said first and second silicide regions; and
- a conductive silicide layer overlying said upper surface of said barrier layer, said barrier layer extending beyond said silicide layer, and said silicide layer separated from said first and second silicide regions by said barrier layer.
- 2. The local interconnect structure of claim 1 wherein said first silicide region is electrically connected to a polycrystalline silicon gate.
- 3. The local interconnect structure of claim 2 wherein said polycrystalline silicone gate comprises n+ doping.
- 4. The local interconnect structure of claim 1 wherein said second silicide region is electrically connected to a moat diffusion region.
- 5. The local interconnect structure of claim 4 wherein said moat diffusion region comprises p+ doping.
- 6. The local interconnect structure of claim 4 wherein said moat diffusion region comprises n+ doping.
- 7. The local interconnect structure of claim 1, wherein said first and second silicide regions each comprise TiSi.sub.2.
- 8. The local interconnect structure of claim 1, wherein said barrier layer comprises TiN.
- 9. The local interconnect structure of claim 1, wherein said silicide layer comprises TiSi.sub.2.
- 10. The local interconnect structure of claim 1, wherein said first and second silicide regions each comprise TiSi.sub.2, said barrier layer comprises TiN, and said silicide layer comprises TiSi.sub.2.
Parent Case Info
This application is a Continuation of application Ser. No. 08/186,828, filed Jan. 24, 1994 now abandoned, which is a continuation of Ser. No. 08/003,209, filed Jan. 12, 1993, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 443 958 |
Aug 1991 |
EPX |
0 517 368 |
Dec 1992 |
EPX |
63-058943 |
Mar 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
1993 Symp. on VLSI Tech. p. 106 Kyoto, May 17-19, 1993. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
186828 |
Jan 1994 |
|
Parent |
003209 |
Jan 1993 |
|