Claims
- 1. A process for minimizing space requirements for an array of adjacent semiconductor devices on a semiconductor substrate, said semiconductor devices each comprising a source, a drain and a gate therebetween wherein after each gate stack is formed, a spacer layer is formed along the sidewalls thereof and a first isolation region is formed in said substrate thereafter.
- 2. A process according to claim 1 wherein each gate comprises a gate stack comprising a layer of silicon oxide, a layer of conductive polysilicon, a layer of polysilicide and a layer of silicon nitride.
- 3. A process according to claim 1 wherein said first isolation region is made by etching a trench in said substrate and filling the trench with a dielectric material.
- 4. A process according to claim 3 wherein said dielectric material is silicon oxide.
- 5. A process according to claim 1 wherein said first isolation regions made by forming a field oxide layer by oxidation along the surface of said substrate surrounding the source and drain regions.
- 6. A process according to claim 5 wherein the surface of said substrate is ion implanted to form a channel stop prior to oxidation.
- 7. A process for minimizing space requirements for an array of semiconductor devices on a substrate, each semiconductor device including a source, a drain and a gate stack therebetween comprising
- sequentially depositing a polysilicon layer, a silicide layer and a protective layer over said substrate,
- forming an array of gate stacks by etching said sequential layers,
- forming a spacer layer on the sidewalls of each of said gate stacks,
- forming first isolation regions between adjacent devices, and
- forming second isolation regions between rows of devices, said second isolation regions aligned with said sidewall spacers.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of Ser. No. 08/408,091 filed Mar. 21, 1995, which is a continuation of Ser. No. 08/040,319 filed Mar. 30, 1993, both now abandoned.
US Referenced Citations (17)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0078890 |
May 1983 |
EPX |
0119729 |
Sep 1984 |
EPX |
40211274 |
Jun 1990 |
DEX |
54-3350 |
Feb 1979 |
JPX |
57-37830 |
Mar 1982 |
JPX |
57-71144 |
May 1982 |
JPX |
58-61672 |
Apr 1983 |
JPX |
59-76472 |
May 1984 |
JPX |
61-102750 |
May 1986 |
JPX |
62-31177 |
Feb 1987 |
JPX |
5-226465 |
Sep 1993 |
JPX |
5-299414 |
Nov 1993 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Fully Scalable Gain Memory Cell for Future Drams", Krautschneider et al., Microelectronic Engineering 15 (1991), Elsevier, pp. 367-370. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
408091 |
Mar 1995 |
|
Parent |
40319 |
Mar 1993 |
|