K.P. Lisiak et al., “Optimization of Nonplanar Power MOS Transisitors”, IEEE Transactions on Electron Device, vol. ED-25, No. 10 (Oct. 1978) pp. 1229-1234.* |
“Design of New Structural High Breakdown Voltage V-MOSFET—Static Shield V-MOSFET”, Kuniharu Katoh and Yuuki Shimada, Electronics and Communications in Japan, vol. 66-C, No. 6, 1983, pp. 95-105. |
“U-MOS Power FET”, Daisuke Ueda, Hiromitsu, Takagi, Kazuyoshi Kitamura, Goryo Hagio and Masaru Nahara, National Technical Report, vol. 29, No. 2, Apr., 1983, pp. 143-150. |
“Optimization of Discrete High Power MOS Transistors”, by Richard Austin Blanchard, Dec., 1981. |
Bulucea, C., “Avalanche Injection into the Oxide in Silicon Gate-Controlled Devices I. Theory,” Solid-State Electronics, 1975, vol. 18, pp. 363-374. |
Bulucea, C., “Avalanche Injection into the Oxide in Silicon Gate-Controlled Devices II. Experimental Results,” Solid-State Electronics, 1975, vol. 18, pp. 381-391. |
Marcus and Sheng, “The Oxidation of Shaped Silicon Surfaces,” Journal Electrochemical Society: Solid-State Science and Tehcnology, vol. 129 (1982), pp. 1278-1282. |
D. Ueda, H. Takagi and G. Kano, “A New Vertical Power MOSFET Structure with Extremely Reduced On-resistance” IEEE Trans. Electron Devices, vol. ED-32 (1985) pp. 2-6. |
H.R. Chang, et al., “Self-aligned UMOSFET's with a Specific On-resistance of 1mΩ—cm2” IEEE Trans. Electron Devices, vol. ED-34 (1987) pp. 2329-2334. |
Wilson and Marcus, “Oxidation of Curved Silicon Surfaces”, Journal Electrochemical Society: Solid-State Science and Technology, vol. 134 (1987) pp. 481-490. |
K. Yamabe and K. Imai “Nonplanar Oxidation and Reduction of Oxide Leakage Currents at Silicon Corners by Rounding-off Oxidation” IEEE Trans. Electron Devices, vol. ED-34 (1987) pp. 1681-1687. |
Blanchard, “Optimization of Discrete High Power MOS Transistors”, Ph.D. dissertation, Stanford Univ., Dec. 1981, copyright 1982, pp. I -XIV and 1 -195. |
Kato et al., “A Study for High Voltage V-MOS Structure”, IEICE Trans. C, vol. 81, No. 7, ED 81-4, 1981, pp. 25-32. |
Katoh et al., “Design of New Structural High Breakdown Voltage V-MOSFET--Static Shield V-MOSFET”, Elec. and Comms. in Japan, vol. 66-C, No. 6, 1983, pp. 95-105 for English version, pp. 462-469 for Japanese version. |
Katoh et al., “Design of High Breakdown Voltage V-MOSFET Applying Static Shield Effect”, Review Elec. Coms. Labs., vol. 32, No. 6, 1984, pp. 1107-1114 for English version, vol. 33, No. 2, 1984, pp. 257-268 for Japanese version. |
Muller et al., Device Electronics for Integrated Circuits (John Wiley & Sons), 1977, pp. 128-137. |
Pelly et al., “Applying International Rectifier's HEXFET® Power MOSFETs”, HEXFET Databook, Power MOSFET Application and Product Data (3d ed., International Rectifier), Appln. Note 930A, 1985, printed Sep. 1984, pp. A-11 to A-20. |
Pelly, “The Do's and Don'ts of Using Power HEXTFET®s”, HEXFET Databook, Power MOSFET Application and Product Data (3d ed., International Rectifier), Appln. Note 936, 1985, printed Sep. 1984, pp. A-21 to A-26. |
Sun, “Physics and Technology of Power MOSFETS”, Technical Report IDEZ696-1, Integrated Circs. Lab., Stanford Univ., Feb. 1982, pp. 100-106. |
Sun et al., “Modeling of the On-Resistance of LDMOS, VDMOS, and VMOS Power Transistors,” IEEE Trans. Electron Devices, Feb. 1980, pp. 356-367. |
Ueda et al., “High Speed Power MOSFET, U-MOS Power Fet”, National Technical Report, vol. 29, No. 2, Apr. 1983, pp. 1-16 for English version, vol. 29, No. 2, Apr. 1983, pp. 335-342 or 143-150 for Japanese version. |
Bulucea, “Avalanche Injection into the Oxide in Silicon Gate-Controlled Devices II. Experimental Results,” Solid-State Electronics, vol. 18, 1975, pp. 381-391. |
Chang et al., “Self-aligned UMOSFET's With A Specific On-Resistance of 1 mΩ-cm2, ” IEEE Trans. Electron Devices, vol. ED-34, 1987, pp. 2329-2334. |
Lisiak et al., “Optimization of Nonplanar Power MOS Transistors,” IEEE Trans. Electron Devices, Oct. 1978, pp. 1229-1234. |
Marcus et al., “The Oxidation of Shaped Silicon Surfaces,” Journal Electrochemical Society: Solid-State Science and Technology, vol. 129, 1982, pp. 1278-1282. |
Sze, Semiconductor Devices, Physics and Technology (John Wiley & Sons), 1985, p. 401. |
Ueda et al., “A New Vertical Power MOSFET Structure With Extremely Reduced On-resistance,” IEEE Trans. Electron Devices, Jan. 1985, pp. 2-6. |
Wilson et al., “Oxidation of Curved Silicon Surfaces,” Journal Electrochemical Society: Solid-State Science and Technology, vol. 134, 1987, pp. 481-490. |
Yamabe et al., “Nonplanar Oxidation and Reduction of Oxide Leakage Currents at Silicon Corners by Round-off Oxidation,” IEEE Trans. Electron Devices, Aug. 1987, pp. 1681-1687. |