Claims
- 1. A method of forming a trench structure, said method comprising:
- a) etching a trench in a semiconductor substrate, said trench having a substantially vertical sidewall and a substantially horizontal bottom surface;
- b) conformally depositing a layer of an oxide collar onto said vertical sidewall and said bottom surface;
- c) conformally depositing a layer of doped polysilicon onto said layer of oxide collar;
- d) anisotropically etching said doped polysilicon layer and said oxide collar layer overlying said trench bottom surface, leaving only said doped polysilicon layer overlying said oxide collar layer on said vertical sidewall;
- e) conformally depositing a diffusion barrier layer onto said doped polysilicon layer and said trench bottom surface; and
- f) filling the resulting trench structure with polysilicon so as to form a trench storage node, said trench storage node and deposited layers forming a trench structure.
- 2. A method of reducing trench sidewall leakage, said method comprising:
- a) forming a trench having a trench storage node of polysilicon and having an oxide collar as a trench sidewall surrounding said trench storage node; and
- b) adding to said trench sidewall a diffusion barrier layer adjacent said storage node, and a doped polysilicon layer adjacent said diffusion barrier layer;
- wherein said diffusion barrier layer and said doped polysilicon layer thereby separate said trench storage node of polysilicon from said oxide collar and thereby reduce trench sidewall leakage from said trench storage node through said oxide collar.
- 3. A method of reducing diffusion between a layer of polysilicon and an oxide layer, said method comprising:
- forming a doped polysilicon layer adjacent to an oxide layer; and
- forming an electrically conductive diffusion barrier layer between said doped polysilicon layer and a second polysilicon layer, said second polysilicon layer being of opposite polarity from said doped polysilicon layer, wherein said doped polysilicon layer and said electrically conductive diffusion barrier layer separate said second layer of polysilicon and said oxide layer and thereby reduce diffusion between said separated layers.
Parent Case Info
This application is a division, of application Ser. No. 07/956,125, filed Oct. 2, 1992, now U.S. Pat. No. 5,283,453.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4830972 |
Hamasalci |
May 1989 |
|
4918502 |
Kaga et al. |
Apr 1990 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
0236089 |
Feb 1987 |
EPX |
0264858 |
Oct 1987 |
EPX |
0398249A3 |
May 1990 |
EPX |
Non-Patent Literature Citations (1)
Entry |
Metal-Oxide-Semiconductor Field-Effect Transistor with Polysilicon Gate Doped with Same Impurity as Substrate, IBM Technical Disclosure Bulletin, vol. 28, No. 7, Dec. 1985, pp. 3149 and 3150. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
956125 |
Oct 1992 |
|