The invention generally relates to electroplating technology. More specifically the invention finds application in the semiconductor industry. Even more specifically the invention relates to technology for electroplating copper onto tungsten, with particular use for electroplating copper onto tungsten for Through Silicon Via (TSV) applications.
Damascene processing is a method for forming metal lines on integrated circuits. It is often a preferred method because it requires fewer processing steps than other methods and offers a higher yield. Through silicon vias (TSV's) are sometimes used in conjunction with Damascene processing to create 3D packages and 3D integrated circuits (IC), by providing interconnection of vertically aligned electronic devices through internal wiring that significantly reduces complexity and overall dimensions of a multi-chip electronic circuit.
Conductive routes on the surface of a circuit formed during Damascene processing or in TSV's are commonly filled with copper. Unfortunately, copper presents special challenges because it readily diffuses into silicon oxide and thus reduces silicon's electrical resistance even at very low doping levels. Therefore in typical Damascene or TSV processing a conformal diffusion barrier layer is first deposited on silicon surfaces followed by a conductive seed copper layer on the diffusion barrier to aid subsequent electroplating of a copper fill layer that fills the trenches, vias and holes. This process presents certain challenges, one of which is the relatively high cost of materials, another challenge is step coverage of the barrier. Tungsten is sometimes preferred for filling TSV's, but also raises particular processing challenges.
What is needed are improved methods and materials for semiconductor processing, particularly for filling Damascene and TSV features.
In one sense, the invention provides methods for filling TSV's with copper, taking advantage of some desirable properties of tungsten while avoiding many of the pitfalls of tungsten filled features. Apparatus and methods for filling through silicon vias (TSV's) with copper having an intervening tungsten layer between the copper plug and the silicon are disclosed. The tungsten layer serves as a diffusion barrier, a seed layer for copper electrofill and a means of reducing CTE-induced stresses between copper and silicon. Adhesion of the tungsten layer to the silicon and of the copper layer to the tungsten is described.
One aspect of the invention is a semiconductor processing method including: (i) receiving a semiconductor wafer including TSV holes, the TSV holes including exposed silicon surfaces as walls of the holes; (ii) depositing an adhesion layer on the exposed silicon surfaces; (iii) depositing a tungsten seed layer on the adhesion layer; and (iv) electroplating copper on the tungsten seed layer. Adhesion layers include at least one of tungsten nitride, titanium nitride, tantalum, tantalum nitride, titanium, titanium tungsten, and carbo-nitrides of titanium, tantalum and tungsten. The adhesion layer is typically, but not necessarily, thinner compared to the tungsten seed layer. Stack and graded composition structures are described. Methods of the invention also apply to Damascene processing, where one or more Damascene features are present on the substrate, with or without TSV's. The tungsten seed layer has a relatively low sheet resistance.
Tungsten seed layer/adhesion layer stacks or graded compositions are formed via one or more methods including at least one of atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma vapor deposition (PVD), pulsed nucleation layer (PNL), pulsed deposition layer (PDL), plasma-enhanced ALD or CVD, and the like. In one embodiment, the stack is deposited in a single tool prior to copper electroplating.
Another aspect of the invention is a semiconductor metallization stack having interconnects, including: (i) a dielectric layer; (ii) an adhesion layer on the dielectric layer; (iii) a tungsten seed layer on the adhesion layer; and (iv) a bulk copper layer on the tungsten seed layer. Another aspect of the invention is a semiconductor device including a TSV filled with a copper plug, wherein a tungsten layer is interposed between the copper plug and the sidewall of the TSV. This device can further include an adhesion layer interposed between the tungsten layer and the sidewall of the TSV.
These and other features and advantages of the present invention will be described in more detail below with reference to the associated drawings.
In the following detailed description of the present invention, numerous specific embodiments are set forth in order to provide a thorough understanding of the invention. However, as will be apparent to those skilled in the art, the present invention may be practiced without these specific details or by using alternate elements or processes. For example, embodiments of the invention are described in terms of application toward filling TSV features, however the methods described herein can be used for Damascene or other semiconductor features. In other instances well-known processes, procedures and components have not been described in detail so as not to unnecessarily obscure aspects of the present invention. One of ordinary skill in the art would appreciate that for example certain process details associated with for example ALD, CVD, PVD, electrofill and the like are intended to be part of the invention, while not necessarily described in detail so as not to obscure the salient features of the invention.
Tungsten Fill
Tungsten is often the material of choice for filling TSV features. One reason for this is the relatively low cost of tungsten versus other metals as well as the more comparable ranges of the coefficient of thermal expansion (CTE) between tungsten (approximately 5 ppm/° C. @ 20° C.) and silicon (approximately 4 ppm/° C. @ 20° C.) as for example between copper (approximately 16 ppm/° C. @ 20° C.) and silicon. There is also the fact that tungsten has less propensity to migrate into its neighboring dielectric. Additionally, tungsten exhibits higher electromigration resistance. In terms of processing, tungsten CVD produces a conformal film that can fill very high aspect ratio features. However, there are problems with using tungsten to fill TSV features.
Tungsten is commonly deposited with CVD, for example using tungsten hexafluoride precursor to deposit both a nucleation layer and a bulk fill layer. During deposition of nucleation and bulk layers, tungsten containing precursors contact the entire exposed substrate surface. As a result, tungsten deposits both inside TSV's and on a field region, which is defined as a top surface of the substrate in between TSV hole apertures. Because TSV's are relatively large features, filling TSV's leads to formation of a thick tungsten layer on the field region. To ensure complete fill of the feature, the thickness of this layer must be at least half that of the opening diameters of TSV's, which can amount to several microns thickness of tungsten. Tungsten layers on the field region deposited via CVD are typically thicker than, for example, bulk copper on a field region deposited by electroplating. This extra tungsten on the field region must be subsequently removed, for example, using chemical mechanical polishing (CMP).
Another issue with tungsten is that its use in TSV applications usually involves deposition in morphological states that have high, intrinsic residual stresses. In certain examples, compressive stresses may exceed 1 GPa. Further, although the CTE of tungsten is a closer match to that of silicon than is the CTE of copper, with bulk fill tungsten the CTE difference between tungsten and silicon can result in additional stress between the tungsten and the silicon. As a result of both intrinsic and CTE-related stresses, a substrate may bow excessively after formation of a tungsten layer on the field region especially when the substrate is cooled down.
In this application, certain processes and devices are described as having a layer deposited on “silicon” of a wafer substrate, for example, “TSV holes including exposed silicon surfaces as walls of the holes”. It should be noted that in a typical Damascene or TSV forming process, a bare silicon wafer, with or without features, is covered with one or more thin layers of glass, silicon dioxide, that serves as an insulating layer. The one or more glass layers are formed by exposing the silicon wafer to oxygen at high temperatures and specified times depending on how thick a layer is required. For the purposes of this invention, “silicon” or “silicon surfaces” is meant to include instances where a silicon substrate has one or more silicon dioxide insulating layers thereon, that is, such substrates are included in the meaning of the term “silicon wafer,” “silicon substrate,” “silicon surfaces” and the like.
As explained above, filling TSV's leads to formation of a tungsten layer 102 on a field region. Layer 102 is also referred to as an initial tungsten layer to distinguish it from modified states of this layer, for example, an etched tungsten layer. The residual stress is transferred from the initial tungsten layer 102 to the substrate 100 and can cause bowing of the entire stack, the substrate 100 and the layer 102, as for example illustrated in
One way to address this problem of excess tungsten and its associated stress issues is via removal of the bulk tungsten layer on the field region via CMP. One exemplary method of removing this unwanted tungsten bulk is described in U.S. patent application Ser. No. 12/534,566, filed Aug. 3, 2009, entitled, “Thinning Tungsten Layer after Through Silicon Via Filling” by Anand Chandrashekar et al., which is incorporated by reference herein for all purposes. Although improved methods of removal of the bulk tungsten on the field are important, there still is a need to address the use of bulk tungsten fill rather than, for example, copper.
Copper Fill
Copper has many desirable properties not the least of which is copper electrofill is very well characterized and controllable. With copper electrofill, void-free filling is readily achieved and with less field copper to subsequently remove. Less field copper is desirable due to reduced cost of removal and a larger variety of well characterized removal methods, for example, as compared to tungsten. One issue that must be overcome however is the propensity of copper to migrate into the neighboring dielectric. One way to mitigate copper migration is using a diffusion barrier layer.
Diffusion Barriers
It should be understood that diffusion barrier layers designed to prevent migration of copper (or other materials) into dielectric are commonly composed of materials, for example from the refractory metals group, such as tantalum, tantalum nitride, tungsten, titanium, titanium tungsten, titanium nitride, and the like. Such materials provide excellent barrier properties and they are well suited for layering via plasma vapor deposition (PVD) or atomic layer deposition (ALD). However, barrier materials are often costly, with the exception of tungsten-based materials which are cost effective compared with other barrier materials. So, it is desirable to use tungsten or a tungsten-based barrier material. However, embodiments of the present invention are not limited to tungsten-based barrier layers. Any of the above described, or other, suitable copper diffusion barrier materials would work.
For the purposes of this invention, materials as described for use as barrier layers are also referred to as “adhesion” layers. These terms may be used interchangeably, but for the purposes of this invention the ability of the barrier layer to aid in its adherence to its adjoining layers is why the term “adhesion layer” is used. This is because an object of the invention is not only to utilize a barrier layer with copper fill in a TSV, but also to use a tungsten seed layer on which to electroplate the copper fill. The inventors have found that CVD tungsten often does not adhere well to silicon (and insulating layers such as SiO2), therefore it is desirable to deposit a barrier layer that adheres well to the silicon. Adhesion barriers of the invention can also provide a surface for proper adhesion of the tungsten seed layer deposited on the adhesion layer. So, the adhesion layer's role can be dual purpose in terms of adhesion of adjoining layers. Thus, any of the above materials described for barrier layers would make acceptable adhesion layers because tungsten, for example CVD tungsten, adheres to them. Tungsten based materials, e.g., tungsten nitride, may be preferable due to cost considerations and tight control available via ALD.
One reason that CVD tungsten doesn't adhere well to silicon is that the fluorides created as a result of the CVD processing, for example when using WF6 as a precursor, etch silicon. One way to circumvent this issue is the use of “fluoride free” CVD tungsten, as described in U.S. patent application Ser. No. 11/963,698, filed Dec. 21, 2007, entitled “Methods for Forming All Tungsten Contacts and Lines,” by Raashina Humayun et al., which is incorporated by reference herein for all purposes. One embodiment of the invention, described in more detail below, includes a fluoride free adhesion layer. In one embodiment, the adhesion layer and the tungsten seed layer are a single layer of fluoride free tungsten. Stack and single layer embodiments are also described in more detail below.
Copper Fill with Tungsten Seed Layer
When using tungsten-based layers, PVD could be used to deposit a copper seed layer on top of, e.g., a tungsten-based barrier or seed layer. For Damascene structures the use of PVD copper seed films followed by electroplating has been successful at feature dimensions as small as about 30 nm. For TSV's, a copper seed layer may be also be deposited using PVD. One problem, however, is that the copper seed layer field thicknesses which are required to provide continuous copper coverage on the sidewalls of vias are typically between 500 and 2000 nm. This is much thicker than the 20-80 nm copper seed used for Damascene electroplating. The cost of the copper seed deposition increases almost linearly with thickness, so the PVD seed deposition process for TSV wafers can cost over $10 per wafer. Also, CVD copper could be used but this requires complex and expensive precursors. On the contrary, electroplating seed copper for TSV's is much more cost effective and, as mentioned above, bulk fill copper electroplate and removal of field copper are well characterized.
For at least the reasons above, it would be advantageous to utilize copper electroplate (rather than PVD or CVD) on tungsten, however, this has been problematic due to copper not adhering to tungsten effectively; the oxides present on the tungsten surface make electroplating adherent copper seed on the tungsten problematic. Most surface treatments of tungsten fail to reduce or remove the oxides or actually strongly attack the tungsten itself. Recently however, methods and apparatus for electroplating adherent copper onto tungsten have been developed as described in U.S. patent application Ser. No. 12/649,237, by Jonathan Reid et. al., entitled, “Methods and Apparatus for Depositing Copper onto Tungsten” which is incorporated by reference herein for all purposes.
The inventors have found that by combining technology to adhere barrier layers to silicon, for example tungsten-based barrier layers, with technology to form adherent copper films on tungsten, improved methods and devices are realized. The inventors have found, especially for TSV features, that depositing a tungsten layer of sufficient thickness and then electrofilling with copper serves many beneficial and synergistic purposes. First, the tungsten layer buffers the CTE induced stress between the copper electrofill and the silicon, thus taking advantage of one desirable property of tungsten, specifically, a similar CTE to that of silicon. Second, besides copper being an excellent conductor, there is less CMP needed to remove the excess field copper as compared to CVD tungsten filled features, because there is less copper deposited on the field due to non-conformal methods and copper is easier to remove via CMP and/or the CMP methods for copper are more well characterized. Third, tungsten has a low sheet resistance and therefore serves not only as a CTE-induced stress buffer, but also as a good seed layer. Fourth, tungsten continues to fill a necessary role as a diffusion barrier, with or without an additional non-tungsten based diffusion barrier.
Thus one aspect of the invention is a semiconductor processing method including: (i) receiving a semiconductor wafer having TSV holes, the TSV holes including exposed silicon surfaces as walls of the holes; (ii) depositing an adhesion layer on the exposed silicon surfaces; (iii) depositing a tungsten seed layer on the adhesion layer; and (iv) electroplating copper on the tungsten seed layer.
In one embodiment, optionally, a nucleation layer is deposited on the adhesion layer prior to deposition of the tungsten seed layer. For example, a nucleation layer of tungsten, between about 25 Å and about 75 Å, is deposited using pulsed nucleation (SiH4—WF6). In one embodiment the nucleation layer is about 50 Å thick. The nucleation layer serves to aid nucleation of the tungsten seed layer on the adhesion layer. In this example, the nucleation layer is tungsten, but other metals can be used without escaping the scope of the invention.
As mentioned, next a tungsten seed layer is deposited on the adhesion layer, see 215. In one embodiment, the tungsten seed layer is between about 100 Å and about 5000 Å thick; in another embodiment, the tungsten seed layer is between about 100 Å and about 3000 Å thick; in yet another embodiment, the tungsten seed layer is between about 500 Å and about 1000 Å thick. In one embodiment, the sheet resistance of the tungsten seed layer is between about 0.1 Ω/sq and about 1000 Ω/sq; in another embodiment, between about 0.5 Ω/sq and about 200 Ω/sq; and in yet another embodiment, between about 2 Ω/sq and about 50 Ω/sq.
In one embodiment, the adhesion layer is deposited using at least one of atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma vapor deposition (PVD), pulsed nucleation layer (PNL), pulsed deposition layer (PDL), plasma-enhanced ALD and plasma-enhanced CVD. In one embodiment, the tungsten seed layer is deposited using at least one of ALD, CVD and PVD. In one embodiment, the adhesion layer is deposited using ALD, and the tungsten seed layer is deposited using CVD. In another embodiment, where ALD is used, the ALD includes fluorine-free deposition and the adhesion layer includes tungsten. In another embodiment, the adhesion layer is deposited using CVD, and the tungsten seed layer is deposited using CVD. In another embodiment, the adhesion layer is deposited using PVD, and the tungsten seed layer is deposited using CVD. In yet another embodiment, the adhesion layer is deposited using ALD, and the tungsten seed layer is deposited using ALD. In one embodiment, depositing the adhesion layer and electroplating copper thereon are performed in a single semiconductor processing tool, for example all CVD deposition, or for example, all ALD deposition. This has great advantages related to reduced process time, steps, cost and throughput.
Referring again to
In a specific embodiment, copper is electroplated on the tungsten seed layer using methods and apparatus as described in U.S. patent application Ser. No. 12/649,237 as identified above. Generally, methods described in that application include (i) providing a semiconductor wafer having a tungsten layer thereon; (ii) exposing the tungsten layer to an acidic medium, the acidic medium substantially free of copper ions; (iii) applying a negative current density to the tungsten layer; (iii) introducing copper ions to the acidic medium; and (iv) electroplating a copper layer onto the tungsten layer. Pretreating the tungsten layer with an acidic medium, and then applying a negative current density to the tungsten layer, especially while the tungsten layer is exposed to the acidic medium, prepares the tungsten layer for copper electrodeposition with good adherence.
In accord with the description above, layer 300 can include a tungsten seed and an adhesion layer, thus one embodiment is a semiconductor device with a copper plug in a TSV with an intervening tungsten layer further including an adhesion layer interposed between the tungsten layer and the sidewall of the TSV. Again, layer 300 can also be a graded composition, e.g., of tungsten and tungsten nitride. Three or other multiple layer stacks, that include a tungsten seed layer, are also within the scope of the devices of the invention so long as there is a tungsten layer interposed between the silicon and the copper plug.
Controllers—Software
In certain embodiments, a controller is employed to control process conditions, for example via the set of instructions in an apparatus, for example apparatus for carrying out ALD, CVD, PVD, electrofill and the like. The controller typically includes one or more memory devices and one or more processors. The processor may include a CPU or computer, analog and/or digital input/output connections, stepper motor controller boards, etc. In certain embodiments, the controller controls all of the activities of the plating apparatus of the invention. The controller executes control software including sets of instructions for controlling the timing of the processing operations, flow rates, temperatures, voltages, etc. Typically, there will be a user interface associated with the controller. The user interface may include a display screen, graphical software displays of the apparatus and/or process conditions, and user input devices such as pointing devices, keyboards, touch screens, microphones, etc.
A computer program code for controlling the processing operations can be written in any conventional computer readable programming language: for example, assembly language, C, C++, Pascal, Fortran or others. Compiled object code or script is executed by the processor to perform the tasks identified in the program. The controller parameters relate to process conditions such as, for example, timing of the processing steps, flow rates and temperatures of precursors and inert gases, temperature of the substrate, pressure of the chamber and other parameters of a process. These parameters are provided to the user in the form of a recipe, and may be entered utilizing the user interface. Monitoring the process may be provided by analog and/or digital input connections of the controller.
The software may be designed or configured in many different ways. For example, various chamber component subroutines or control objects may be written to control operation of the chamber components for carrying out the inventive deposition processes. Examples of programs or sections of programs for this purpose include substrate timing of the processing steps code, flow rates, voltages and temperatures of electrolytes, reagents and inert gases code and the like.
Thus one embodiment of the invention is a controller, programmed with a set of instructions, for carrying out a method of the invention as described herein.
A substrate silicon wafer having Damascene features was first annealed in the presence of oxygen to form a silicon dioxide insulating layer thereon. Then a 50 Å tungsten nitride adhesion layer was deposited using pulse nucleation (B2H6—WF6—NH3). Next, a nucleation layer of tungsten, 50 Å, was deposited using pulsed nucleation (SiH4—WF6). Then, a CVD tungsten seed layer was deposited to a thickness of 100 Å (WF6—H2).
In this example, the substrate with the tungsten layer was then placed in degassed 1M sulfuric acid for 4 minutes at room temperature. A current density of 80 mA/cm2 is applied to the tungsten layer for about 15 seconds. With the current still applied, copper ions are introduced by adding a degassed copper sulfate solution to make a final copper ion concentration of 0.1M. The current density was maintained at 80 mA/cm2 for another 15 seconds. The current is ceased and the wafer transferred to a bulk fill copper electrolyte bath containing 10 g/L sulfuric acid, 40 g/L cupric ion added as copper sulfate, 50 mg/L chloride ion, and 9 ml/L, 2 ml/L, and 3 ml/L respectively of Viaform Extreme Accelerator, Suppressor, and Leveler additives and was carried out at a current density of 10 mA/cm2.
In this example, the wafer, 500, was immersed in degassed 1M sulfuric acid for 4 minutes, a current of 40 mA/cm2 was applied for about 20 seconds, 0.03 M cupric ion was added to the solution and a current of 40 mA/cm2 was applied for 2.0 seconds and then a current of 2 mA/cm2 was applied for 180 seconds to form a copper film, 510, of approximately 100 nm in thickness on the wafer field.
While this invention has been described in terms of a few preferred embodiments, it is not limited to the specifics presented above. Many variations on the above-described preferred embodiments, may be employed. Therefore, the invention should be interpreted with reference to the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4746375 | Lacovangelo | May 1988 | A |
4804560 | Shioya et al. | Feb 1989 | A |
4874719 | Kuroawa | Oct 1989 | A |
5028565 | Chang et al. | Jul 1991 | A |
5227329 | Kobayashi et al. | Jul 1993 | A |
5250329 | Miracky et al. | Oct 1993 | A |
5326723 | Petro et al. | Jul 1994 | A |
5391394 | Hansen | Feb 1995 | A |
5661080 | Hwang et al. | Aug 1997 | A |
5726096 | Jung | Mar 1998 | A |
5795824 | Hancock | Aug 1998 | A |
5804249 | Sukharev et al. | Sep 1998 | A |
5817576 | Tseng et al. | Oct 1998 | A |
5926720 | Zhao et al. | Jul 1999 | A |
5956609 | Lee et al. | Sep 1999 | A |
6001729 | Shinriki et al. | Dec 1999 | A |
6017818 | Lu | Jan 2000 | A |
6037263 | Chang | Mar 2000 | A |
6066366 | Berenbaum et al. | May 2000 | A |
6099904 | Mak et al. | Aug 2000 | A |
6107200 | Takagi et al. | Aug 2000 | A |
6143082 | McInerney et al. | Nov 2000 | A |
6174812 | Hsiung et al. | Jan 2001 | B1 |
6206967 | Mak et al. | Mar 2001 | B1 |
6245654 | Shih et al. | Jun 2001 | B1 |
6265312 | Sidhwa et al. | Jul 2001 | B1 |
6277744 | Yuan et al. | Aug 2001 | B1 |
6294468 | Gould-Choquette et al. | Sep 2001 | B1 |
6297152 | Itoh et al. | Oct 2001 | B1 |
6309966 | Govindarajan et al. | Oct 2001 | B1 |
6310300 | Cooney et al. | Oct 2001 | B1 |
6355558 | Dixit et al. | Mar 2002 | B1 |
6404054 | Oh et al. | Jun 2002 | B1 |
6429126 | Herner et al. | Aug 2002 | B1 |
6465347 | Ishizuka et al. | Oct 2002 | B2 |
6551929 | Kori et al. | Apr 2003 | B1 |
6566250 | Tu et al. | May 2003 | B1 |
6566262 | Rissman et al. | May 2003 | B1 |
6593233 | Miyazaki et al. | Jul 2003 | B1 |
6607976 | Chen et al. | Aug 2003 | B2 |
6627066 | Isayama et al. | Sep 2003 | B1 |
6635965 | Lee et al. | Oct 2003 | B1 |
6706625 | Sudijono et al. | Mar 2004 | B1 |
6720261 | Anderson et al. | Apr 2004 | B1 |
6740221 | Cheung et al. | May 2004 | B2 |
6740585 | Yoon et al. | May 2004 | B2 |
6797340 | Fang et al. | Sep 2004 | B2 |
6827839 | Sonnenberg et al. | Dec 2004 | B2 |
6844258 | Fair et al. | Jan 2005 | B1 |
6861356 | Matsuse et al. | Mar 2005 | B2 |
6902763 | Elers et al. | Jun 2005 | B1 |
6905543 | Fair et al. | Jun 2005 | B1 |
6908848 | Koo | Jun 2005 | B2 |
6936538 | Byun | Aug 2005 | B2 |
6939804 | Lai et al. | Sep 2005 | B2 |
6962873 | Park | Nov 2005 | B1 |
7005372 | Levy et al. | Feb 2006 | B2 |
7141494 | Lee et al. | Nov 2006 | B2 |
7144488 | Binstead et al. | Dec 2006 | B2 |
7157798 | Fair et al. | Jan 2007 | B1 |
7211144 | Lu et al. | May 2007 | B2 |
7220671 | Simka et al. | May 2007 | B2 |
7262125 | Wongsenakhum et al. | Aug 2007 | B2 |
7416979 | Yoon et al. | Aug 2008 | B2 |
7429402 | Gandikota et al. | Sep 2008 | B2 |
7589017 | Chan et al. | Sep 2009 | B2 |
7655567 | Gao et al. | Feb 2010 | B1 |
7691749 | Levy et al. | Apr 2010 | B2 |
7754604 | Wongsenakhum et al. | Jul 2010 | B2 |
7772114 | Chan et al. | Aug 2010 | B2 |
7955972 | Chan et al. | Jun 2011 | B2 |
7977243 | Sakamoto et al. | Jul 2011 | B2 |
8048805 | Chan et al. | Nov 2011 | B2 |
8053365 | Humayun et al. | Nov 2011 | B2 |
8058170 | Chandrashekar et al. | Nov 2011 | B2 |
8062977 | Ashtiani et al. | Nov 2011 | B1 |
8101521 | Gao et al. | Jan 2012 | B1 |
8110877 | Mukherjee et al. | Feb 2012 | B2 |
8207062 | Gao et al. | Jun 2012 | B2 |
8258057 | Kuhn et al. | Sep 2012 | B2 |
8329576 | Chan et al. | Dec 2012 | B2 |
8367546 | Humayun et al. | Feb 2013 | B2 |
8409985 | Chan et al. | Apr 2013 | B2 |
8409987 | Chandrashekar et al. | Apr 2013 | B2 |
8551885 | Chen et al. | Oct 2013 | B2 |
20010008808 | Gonzalez | Jul 2001 | A1 |
20010014533 | Sun | Aug 2001 | A1 |
20010015494 | Ahn | Aug 2001 | A1 |
20010044041 | Badding et al. | Nov 2001 | A1 |
20020037630 | Agarwal et al. | Mar 2002 | A1 |
20020090796 | Desai et al. | Jul 2002 | A1 |
20020117399 | Chen et al. | Aug 2002 | A1 |
20020132472 | Park | Sep 2002 | A1 |
20020155722 | Satta et al. | Oct 2002 | A1 |
20020177316 | Miller et al. | Nov 2002 | A1 |
20030059980 | Chen et al. | Mar 2003 | A1 |
20030104126 | Fang et al. | Jun 2003 | A1 |
20030127043 | Lu et al. | Jul 2003 | A1 |
20030190802 | Wang et al. | Oct 2003 | A1 |
20040014315 | Lai et al. | Jan 2004 | A1 |
20040044127 | Okubo et al. | Mar 2004 | A1 |
20040142557 | Levy et al. | Jul 2004 | A1 |
20040202786 | Wongsenakhum et al. | Oct 2004 | A1 |
20040206267 | Sambasivan et al. | Oct 2004 | A1 |
20050031786 | Lee et al. | Feb 2005 | A1 |
20050059236 | Nishida et al. | Mar 2005 | A1 |
20050136594 | Kim | Jun 2005 | A1 |
20050179141 | Yun et al. | Aug 2005 | A1 |
20050191803 | Matsuse et al. | Sep 2005 | A1 |
20060003581 | Johnston et al. | Jan 2006 | A1 |
20060075966 | Chen et al. | Apr 2006 | A1 |
20060094238 | Levy et al. | May 2006 | A1 |
20070099420 | Dominquez et al. | May 2007 | A1 |
20070190780 | Chung et al. | Aug 2007 | A1 |
20080045010 | Wongsenakhum et al. | Feb 2008 | A1 |
20080081127 | Thompson et al. | Apr 2008 | A1 |
20080124926 | Chan et al. | May 2008 | A1 |
20080254623 | Chan et al. | Oct 2008 | A1 |
20080280438 | Lai et al. | Nov 2008 | A1 |
20090053893 | Khandelwal et al. | Feb 2009 | A1 |
20090057151 | Shalyt et al. | Mar 2009 | A1 |
20090149022 | Chan et al. | Jun 2009 | A1 |
20090160030 | Tuttle | Jun 2009 | A1 |
20090163025 | Humayun et al. | Jun 2009 | A1 |
20090315154 | Kirby et al. | Dec 2009 | A1 |
20100035427 | Chan et al. | Feb 2010 | A1 |
20100055904 | Chen et al. | Mar 2010 | A1 |
20100130003 | Lin et al. | May 2010 | A1 |
20100159694 | Chandrashekar et al. | Jun 2010 | A1 |
20100267230 | Chandrashekar et al. | Oct 2010 | A1 |
20100267235 | Chen et al. | Oct 2010 | A1 |
20100273327 | Chan et al. | Oct 2010 | A1 |
20110059608 | Gao et al. | Mar 2011 | A1 |
20110156154 | Hoentschel et al. | Jun 2011 | A1 |
20110221044 | Danek et al. | Sep 2011 | A1 |
20110223763 | Chan et al. | Sep 2011 | A1 |
20110233778 | Lee et al. | Sep 2011 | A1 |
20120009785 | Chandrashekar et al. | Jan 2012 | A1 |
20120015518 | Chandrashekar et al. | Jan 2012 | A1 |
20120040530 | Humayun et al. | Feb 2012 | A1 |
20120199887 | Chan et al. | Aug 2012 | A1 |
20120231626 | Lee et al. | Sep 2012 | A1 |
20120244699 | Khandelwal et al. | Sep 2012 | A1 |
20130161203 | Mayer | Jun 2013 | A1 |
20130168864 | Lee et al. | Jul 2013 | A1 |
20130171822 | Chandrashekar et al. | Jul 2013 | A1 |
Number | Date | Country |
---|---|---|
08-115984 | May 1996 | JP |
2005-518088 | Jun 2005 | JP |
2007-251164 | Sep 2007 | JP |
2009-144242 | Jul 2009 | JP |
20050022261 | Mar 2005 | KR |
20050087428 | Aug 2005 | KR |
10-2006-0074593 | Jul 2006 | KR |
10-2006-0087844 | Aug 2006 | KR |
10-2007-0012525 | Jan 2007 | KR |
20080110897 | Dec 2008 | KR |
WO0127347 | Apr 2001 | WO |
WO 0129893 | Apr 2001 | WO |
WO 03029515 | Apr 2003 | WO |
WO 2005027211 | Mar 2005 | WO |
2007121249 | Oct 2007 | WO |
WO2010025357 | Mar 2010 | WO |
WO 2013090295 | Jun 2013 | WO |
Entry |
---|
Ashtiani et al., “Ternary Tungsten-Containing Resistive Thin Films,” Novellus Systems, Inc., U.S. Appl. No. 12/363,330, filed Jan. 30, 2009. |
Chan et al., “Method for Improving Uniformity and Adhesion of Low Resistivity Tungsten Film,” Novellus Systems, Inc., U.S. Appl. No. 12/829,119, filed Jul. 1, 2010. |
U.S. Final Office Action dated Oct. 19, 2010, issued in U.S. Appl. No. 12/407,541. |
U.S. Office Action dated May 2, 2011, issued in U.S. Appl. No. 12/407,541. |
U.S. Office Action dated May 13, 2011issued in U.S. Appl. No. 12/755,248. |
U.S. Office Action dated Jun. 14, 2011, issued in U.S. Appl. No. 12/556,490. |
U.S. Final Office Action dated Jun. 15, 2011, issued in U.S. Appl. No. 12/636,616. |
U.S. Notice of Allowance dated Jun. 30, 2011, issued in U.S. Appl. No. 12/538,770. |
U.S. Office Action dated Jun. 30, 2011, issued in U.S. Appl. No. 12/829,119. |
U.S. Notice of Allowance dated Jul. 25, 2011, issued in U.S. Appl. No. 12/363,330. |
KR First Notification of Provisional Rejection dated Dec. 8, 2010, issued in Application No. 2004-0036346. |
U.S. Notice of Allowance dated Sep. 2, 2011, issued in U.S. Appl. No. 11/963,698. |
U.S. Notice of Allowance dated Sep. 19, 2011, issued in U.S. Appl. No. 12/407,541. |
Chan et al., “Methods of Controlling Tungsten Film Properties,” Novellus Systems, Inc., U.S. Appl. No. 13/020,748, filed Feb. 3, 2011. |
Chandrashekar et al., “Method for Depositing Thin Tungsten Film With Low Resistivity and Robust Micro-Adhesion Characteristics,” Novellus Systems, Inc., U.S. Appl. No. 13/244,016, filed Sep. 23, 2011. |
U.S. Office Action dated Oct. 28, 2011, issued in U.S. Appl. No. 12/755,248. |
U.S. Notice of Allowance dated Sep. 30, 2011, issued in U.S. Appl. No. 12/636,616. |
Humayun et al., “Methods for Forming All Tungsten Contacts and Lines,” Novellus Systems, Inc., U.S. Appl. No. 13/276,170, filed Oct. 18, 2011. |
U.S. Final Office Action dated Nov. 17, 2011, issued in U.S. Appl. No. 12/829,119. |
U.S. Office Action dated Feb. 16, 2012, issued in U.S. Appl. No. 12/755,259. |
U.S. Notice of Allowance dated Mar. 2, 2012, issued in U.S. Appl. No. 12/556,490. |
U.S. Office Action dated May 10, 2012, issued in U.S. Appl. No. 13/020,748. |
U.S. Office Action dated Mar. 6, 2012, issued in U.S. Appl. No. 13/244,016. |
U.S. Office Action dated Apr. 19, 2012, issued in U.S. Appl. No. 12/829,119. |
U.S. Office Action dated Apr. 16, 2012, issued in U.S. Appl. No. 13/276,170. |
U.S. Final Office Action dated Apr. 30, 2012, issued in U.S. Appl. No. 12/755,248. |
KR Notification of Provisional Rejection dated Jul. 17, 2012, issued in Application No. 2010-0087997. |
U.S. Office Action dated Aug. 6, 2012, issued in U.S. Appl. No. 13/095,734. |
U.S. Notice of Allowance dated Aug. 7, 2012, issued in U.S. Appl. No. 12/829,119. |
KR Notification of Provisional Rejection dated Sep. 6, 2012, issued in Application No. 2011-7004322. |
U.S. Final Office Action dated Sep. 12, 2012, issued in U.S. Appl. No. 12/755,259. |
Bell et al., “Batch Reactor Kinetic Studies of Tungsten LPCVD from Silane and Tungsten Hexafluoride”, J. Electrochem. Soc., Jan. 1996, vol. 143, No. 1, pp. 296-302. |
Collins et al., “Pulsed Deposition of Ultra Thin Tungsten for Plugfill of High Aspect Ratio Contacts,” Presentation made at Semicon Korea 2003, Jan. 21, 2003, 9 pages. |
Collins, et al., “Pulsed Deposition of Ultra Thin Tungsten for Plugfill of High Aspect Ratio Contacts,” Semiconductor Equipment and Materials International, Semicon Korea, Jan. 21, 2003, 3 pages. |
Elam et al, “Nucleation and Growth During Tungsten Atomic Layer Deposition on SiO2 Surfaces,” Thin Solid Films, 2001, 13 Pages. |
George et al., “Surface Chemistry for atomic Layer Growth”, J. Phys. Chem, 1996, vol. 100, No. 31, pp. 13121-13131. |
Hoover, Cynthia, “Enabling Materials for Contact Metallization,” Praxair Electronic Materials R&D, Jul. 2007, pp. 1-16. |
International Search Report and Written Opinion mailed Apr. 12, 2010 from Application No. PCT/US2009/055349. |
Ken K. Lai and H. Henry Lamb, Precursors for Organometallic Chemical Vapor Deposition of Tungsten Carbide Films, 1995, Chemistry Material, pp. 2284-2292. |
Klaus et al., “Atomic layer deposition of tungsten using sequential surface chemistry with a sacrificial stripping reaction”, Thin Solid Films 360 (2000) 145-153. |
Klaus et al., “Atomically Controlled Growth of Tungsten and Tungsten Nitride Using Sequential Surface Reactions,” Applied Surface Science, 162-163, (2000) 479-491. |
Lee et al., Pulsed Deposition of Ultra Thin Tungsten and its Application for Plugfill of High Aspect Ratio Contacts, Abstract, Jan. 21, 2003, 1 page. |
Lee et al., PCT Search Report, Completed Oct. 15, 2004, PCT/US2004/006940, Int'l filing date May 3, 2004. |
Lee et al., Written Opinion, Completed Oct. 15, 2004, PCT/US2004/006940, Int'l filing date May 3, 2004. |
Li et al., “Deposition of WNxCy Thin Films by ALCVD™ Method for Diffusion Barriers in Metallization,” IITC Conference Report, 2002, 3 Pages. |
Presentation by Inventor James Fair: “Chemical Vapor Deposition of Refractory Metal Silicides,” 27 Pages, 1983. |
Purchase of ethylcyclopentadienyl)dicarbonylnitrosyltungsten from Praxair in Oct. 2006. |
Saito et al., “A Novel Copper Interconnection Technology Using Self Aligned Metal Capping Method,” IEEE, 3 Pages, 2001. |
U.S. Office Action mailed Jul. 17, 2002, from U.S. Appl. No. 09/975,074. |
Allowed Claims from U.S. Appl. No. 09/975,074. |
Notice of Allowance and Fee Due mailed Mar. 12, 2003, from U.S Appl. No. 09/975,074. |
U.S. Office Action mailed Jun. 22, 2004, from U.S. Appl. No. 10/435,010. |
Allowed Claims from U.S. Appl. No. 10/435,010. |
Notice of Allowance and Fee Due mailed Oct. 7, 2004, from U.S. Appl. No. 10/435,010. |
U.S. Office Action mailed Feb. 8, 2005, from U.S. Appl. No. 10/649,351. |
U.S. Office Action mailed Dec. 30, 2005, from U.S. Appl. No. 10/649,351. |
U.S. Final Office Action mailed Jul. 14, 2005, from U.S. Appl. No. 10/649,351. |
Allowed Claims from U.S. Appl. No. 10/649,351. |
Notice of Allowance and Fee Due mailed Jul. 21, 2006, from U.S. Appl. No. 10/649,351. |
U.S. Office Action mailed Mar. 23, 2005, from U.S. Appl. No. 10/690,492. |
Allowed Claims from U.S. Appl. No. 10/690,492. |
Notice of Allowance and Fee Due mailed Sep. 14, 2005, from U.S. Appl. No. 10/690,492. |
U.S. Office Action mailed Jul. 12, 2005, from U.S. Appl. No. 10/815,560. |
U.S. Final Office Action mailed Dec. 28, 2005, from U.S. Appl. No. 10/815,560. |
U.S. Office Action mailed Apr. 17, 2006, from U.S. Appl. No. 10/815,560. |
U.S. Office Action mailed Sep. 28, 2006, from U.S. Appl. No. 10/815,560. |
Allowed Claims from U.S. Appl. No. 10/815,560. |
Notice of Allowance and Fee Due mailed Apr. 24, 2007, from U.S. Appl. No. 10/815,560. |
U.S. Office Action mailed Nov. 23, 2005, from U.S. Appl. No. 10/984,126. |
U.S. Final Office Action mailed May 17, 2006, from U.S. Appl. No. 10/984,126. |
Allowed Claims from U.S. Appl. No. 10/984,126. |
Notice of Allowance and Fee Due mailed Aug. 25, 2006, from U.S. Appl. No. 10/984,126. |
U.S. Office Action mailed Aug. 21, 2008, from U.S. Appl. No. 11/265,531. |
U.S. Final Office Action mailed Feb. 26, 2009, from U.S. Appl. No. 11/265,531. |
Allowed Claims from U.S. Appl. No. 11/265,531. |
U.S. Notice of Allowance mailed May 4, 2009 from U.S. Appl. No. 11/265,531. |
U.S. Office Action mailed Jun. 27, 2008, from U.S. Appl. No. 11/305,368. |
U.S. Office Action mailed Apr. 3, 2009, from U.S. Appl. No. 11/305,368. |
Allowed Claims from U.S. Appl. No. 11/305,368. |
U.S. Notice of Allowance mailed Nov. 17, 2009 from U.S. Appl. No. 11/305,368. |
U.S. Office Action mailed Oct. 16, 2008, from U.S. Appl. No. 11/349,035. |
U.S. Final Office Action mail Feb. 25, 2009, from U.S. Appl. No. 11/349,035. |
U.S. Office Action mailed Jun. 4, 2009, from U.S. Appl. No. 11/349,035. |
U.S. Final Office Action mailed Nov. 20, 2009 from U.S. Appl. No. 11/349,035. |
Allowed Claims from U.S. Appl. No. 11/349,035. |
U.S. Notice of Allowance mailed Mar. 2, 2010 from U.S. Appl. No. 11/349,035. |
U.S. Office Action mailed Sep. 29, 2008, from U.S. Appl. No. 11/782,570. |
U.S. Final Office Action mailed Apr. 28, 2009, from U.S. Appl. No. 11/782,570. |
Allowed Claims from U.S. Appl. No. 11/782,570. |
U.S. Notice of Allowance mailed Sep. 17, 2009 from U.S. Appl. No. 11/782,570. |
U.S. Office Action mailed Aug. 5, 2009, from U.S. Appl. No. 11/951,236. |
U.S. Office Action mailed Jan. 26, 2010 from U.S. Appl. No. 11/951,236. |
U.S. Notice of Allowance and Allowed Claims mailed Apr. 6, 2010 from U.S. Appl. No. 11/951,236. |
U.S. Office Action mailed Jun. 11, 2009, from U.S. Appl. No. 11/963,698. |
U.S. Final Office Action mailed Dec. 9, 2009 from U.S. Appl. No. 11/963,698. |
U.S. Office Action mailed Jun. 11, 2010 from U.S. Appl. No. 11/963,698. |
U.S. Final Office Action for U.S. Appl. No. 11/963,698 mailed Dec. 30, 2010. |
U.S. Office Action mailed Jun. 24, 2009 from U.S. Appl. No. 12/030,645. |
U.S. Final Office Action mailed Jan. 13, 2010 from U.S. Appl. No. 12/030,645. |
U.S. Final Office Action mailed Jul. 23, 2010 from U.S. Appl. No. 12/030,645. |
Allowed Claims from U.S. Appl. No. 12/030,645 as of Jan. 24, 2011. |
Notice of Allowance and Fee Due mailed Jan. 24, 2011, from U.S. Appl. No. 12/030,645. |
U.S. Office Action mailed Oct. 21, 2009 from U.S. Appl. No. 12/202,126. |
U.S. Final Office Action mailed May 7, 2010 from U.S. Appl. No. 12/202,126. |
U.S. Office Action mailed Jul. 26, 2010 from U.S. Appl. No. 12/202,126. |
U.S. Final Office Action mailed Feb. 7, 2011 from U.S. Appl. No. 12/202,126. |
U.S. Office Action mailed May 3, 2010 from U.S. Appl. No. 12/407,541. |
U.S. Final Office Action mailed Oct. 19, 2010 from U.S. Appl. No. 12/407,541. |
U.S. Office Action for U.S. Appl. No. 12/538,770 mailed Nov. 23, 2010. |
U.S. Office Action for U.S. Appl. No. 12/636,616 mailed Jan. 25, 2011. |
Ashtiani et al., “Ternary Tungsten-Containing Thin Film Heater Elements,” Novellus Systems, Inc., U.S. Appl. No. 61/025,237, filed Jan. 31, 2008. |
Chan et al., “Method for Improving Uniformity and Adhesion of Low Resistivity Tungsten Film,” Novellus Systems, Inc., U.S. Appl. No. 11/951,236, filed Dec. 5, 2007. |
Chan et al., “Methods for Growing Low-Resistivity Tungsten Film,” Novellus Systems, Inc., U.S. Appl. No. 11/265,531, filed Nov. 1, 2005. |
Chan et al., “Methods for Growing Low-Resistivity Tungsten for High Aspect Ratio and Small Features,” Novellus Systems, Inc., U.S. Appl. No. 12/030,645, filed Feb. 13, 2008. |
Chan et al., “Methods for Growing Low-Resistivity Tungsten Filml”, Novellus Systems Inc., U.S. Appl. No. 12/538,770, filed Aug. 10, 2009. |
Chan et al., “Methods for Growing Low-Resistivity Tungsten for High Aspect Ratio and Small Features,” Novellus Systems, Inc., U.S. Appl. No. 13/095,734, filed Apr. 25, 2011. |
Chandrashekar et al., “Method for depositing thin tungsten film with low resistivity and robust micro-adhesion characteristics,” Novellus Systems, Inc., U.S. Appl. No. 61/061,078, filed Jun. 12, 2008. |
Chandrashekar et al., “Method for Depositing Thin Tungsten Film With Low Resistivity and Robust Micro-Adhesion Characteristics,” Novellus Systems, Inc., U.S. Appl. No. 12/407,541, filed Mar. 19, 2009. |
Chandrashekar, et al., “Method for Forming Tungsten Contacts and Interconnects with Small Critical Dimensions,” Novellus Systems, Inc, filed Apr. 6, 2010, U.S. Appl. No. 12/755,248. |
Chen et al., “Method for Reducing Tungsten Roughness and Improving Reflectivity,” Novellus Systems, Inc., U.S. Appl. No. 12/202,126, filed Aug. 29, 2008. |
Chen, et al., “Methods for Depositing Ultra Thin Low Resistivity Tungsten Film for Small Critical Dimension Contacts and Interconnects,” Novellus Systems, Inc, filed Apr. 6, 2010, U.S. Appl. No. 12/755,259. |
Danek, et al, “Tungsten Barrier and Seed for Copper Filled TSV,” Novellus Systems, Inc., filed Mar. 12, 2010, U.S. Appl. No. 12/723,532. |
Fair et al., “Selective Refractory Metal and Nitride Capping,” Novellus Systems, Inc., U.S. Appl. No. 10/435,010, filed May 9, 2003. |
Fair et al., “Selective Refractory Metal and Nitride Capping,” Novellus Systems, Inc., U.S. Appl. No. 10/984,126, filed Nov. 8, 2004. |
Gao et al., “Method for Improving Adhesion of Low Resistivity Tungsten/Tungsten Nitride Layers,” Novellus Systems, Inc., U.S. Appl. No. 12/556,490, filed Sep. 9, 2009. |
Gao et al., “Methods for Improving Uniformity and Resistivity of Thin Tungsten Films,” Novellus Systems, Inc, filed Jul. 24, 2007, U.S. Appl. No. 11/782,570, pp. 1-23. |
Gao et al., “Methods for Improving Uniformity and Resistivity of Thin Tungsten Films,” Novellus Systems, Inc, filed Dec. 11, 2009, U.S. Appl. No. 12/636,616. |
Humayun et al., “Methods for Forming All Tungsten Contacts and Lines,” Novellus Systems, Inc., U.S. Appl. No. 11/963,698, filed Dec. 21, 2007. |
Lee et al., “Method for Producing Ultra Thin Tungsten Layer With Improved Step Coverage,” Novellus Systems, Inc., U.S. Appl. No. 09/975,074, filed Oct. 9, 2001. |
Lee et al., “Method for Producing Ultra Thin Tungsten Layer With Improved Step Coverage,” Novellus Systems, Inc., U.S. Appl. No. 10/649,351, filed Aug. 26, 2003. |
Levy et al., “Deposition of Tungsten Nitride,” Novellus Systems, Inc., U.S. Appl. No. 10/690,492, filed Oct. 20, 2003. |
Levy et al., “Deposition of Tungsten Nitride”, Novellus Systems, Inc., filed Dec. 16, 2005, U.S. Appl. No. 11/305,368, pp. 1-39. |
Wongsenakhum et al., “Method of Forming Low-Resistivity Tungsten Interconnects,” Novellus Systems, Inc., U.S. Appl. No. 10/815,560, filed Mar. 31, 2004. |
Wongsenakhum et al., “Reducing Silicon Attack and Improving Resistivity of Tungsten Nitride Film”, Novellus Systems, Inc., filed Feb. 6, 2006, U.S. Appl. No. 11/349,035, pp. 1-26. |
US Notice of Allowance dated Jul. 10, 2013 in U.S. Appl. No. 12/755,259. |
US Notice of Allowance dated Sep. 4, 2013 in U.S. Appl. No. 12/755,259. |
U.S. Appl. No. 13/862,048, filed Apr. 12, 2013, entitled “CVD Based Metal/Semiconductor OHMIC Contact for High Volume Manufacturing Applications,”. |
US Notice of Allowance, dated Jan. 19, 2005 in U.S. Appl. No. 10/435,010. |
US Notice of Allowance, dated Jun. 7, 2013 in U.S. Appl. No. 12/202,126. |
US Office Action, dated Jun. 20, 2013 in U.S. Appl. No. 13/650,688. |
US Office Action, dated Jun. 14, 2013 in U.S. Appl. No. 13/633,798. |
Korean Office Action, dated Nov. 24, 2010 in Application No. KR 10-2004-0013210. |
Korean Office Action, dated Mar. 28, 2013 in Application No. KR 10-2007-0012027. |
Japanese Office Action dated May 7, 2013 in Application No. JP 2008-310322. |
Chinese Office Action dated Aug. 7, 2013 in application No. 200980133560.1. |
Korean Office Action dated Jul. 18, 2013 in application No. 2011-7004322. |
PCT International Search Report and Written Opinion, dated Mar. 28, 2013, in PCT/US2012/069016. |
PCT International Search Report and Written Opinion, dated Jun. 28, 2013, in PCT/US2013/033174. |
PCT International Search Report and Written Opinion, dated Jul. 26, 2013, in PCT/US2013/034167. |
U.S. Appl. No. 13/758,928, filed Feb. 4, 2013, entitled “Methods for Forming All Tungsten Contacts and Lines.” |
U.S. Appl. No. 13/560,688, filed Jul. 27, 2012, entitled “Methods of improving Tungsten Contact Resistance in Small Critical Dimension Features.” |
U.S. Appl. No. 13/633,798, filed Oct. 2, 2012, entitled “Method for Depositing Tungsten Film With Low Roughness and Low Resistivity.” |
U.S. Appl. No. 13/633,502, filed Oct. 2, 2012, entitled “Method for Producing Ultra-Thin Tungsten Layers With Improved Step Coverage.” |
Notice of Allowance dated Dec. 3, 2012, issued in U.S. Appl. No. 13/095,734. |
US Notice of Allowance, dated Oct. 4, 2012, issued in U.S. Appl. No. 13/276,170. |
US Office Action, dated Jan. 7, 2013, issued in U.S. Appl. No. 12/202,126. |
Notice of Allowance dated Nov. 29, 2012, issued in U.S. Appl. No. 13/244,016. |
US Office Action, dated Feb. 15, 2013, issued in U.S. Appl. No. 12/755,248. |
US Final Office Action, dated Nov. 16, 2012, issued in U.S. Appl. No. 13/020,748. |
Korean Office Action dated Mar. 21, 2013 in KR Application No. 2010-0024905. |
Korean Office Action dated Mar. 4, 2013 in KR Application No. 2010-0035449. |
Korean Office Action dated Mar. 4, 2013 in KR Application No. 2010-0035453. |
Chinese Office Action dated Sep. 18, 2012 issued in application No. 200980133560.1. |
Korean Office Action, dated Jun. 13, 2011, issued in Application No. 2011-0032098. |
Korean Second Notification of Provisional Rejection, dated Aug. 25, 2011, issued in Application No. 2004-0036346. |
Number | Date | Country | |
---|---|---|---|
20110221044 A1 | Sep 2011 | US |