Claims
        
                - 1. A transistor comprising:
 
                - a substrate formed of a semiconductor material;
 
                - a dielectric layer formed overlying the substrate and having a first portion of an opening which exposes a portion of the substrate to form an exposed substrate portion;
 
                - a conductive interconnect layer formed overlying the dielectric layer, the conductive layer having a second portion of an opening horizontally aligned with the first portion of the opening;
 
                - a vertically raised region made of the semiconductor material and overlying the exposed substrate portion and lying within the first portion and second portion of the opening, the vertically raised region having a first electrode, a second electrode overlying the first electrode, and a channel region separating the first electrode and the second electrode;
 
                - a gate electrode dielectric layer formed adjacent the channel region and overlying the conductive interconnect layer;
 
                - a gate electrode formed overlying the conductive interconnect layer and being laterally adjacent the gate electrode dielectric layer for selectively altering a current flow through the channel region in response to a voltage applied to the gate electrode; and
 
                - a contact region wherein a bottom portion of the gate electrode contacts a top portion of the conductive interconnect layer.
 
                - 2. The transistor of claim 1 wherein one of either the gate electrode or the conductive interconnect layer is made of a material which will selectively grow in a selected environment.
 
                - 3. The transistor of claim 1 wherein a doped diffusion region is formed within the substrate and coupled to the first electrode.
 
                - 4. The transistor of claim 1 wherein the gate electrode is formed as a sidewall spacer structure.
 
                - 5. The transistor of claim 1 wherein the first electrode is an electrode formed having a lightly doped drain sub-region and a heavily doped drain sub-region.
 
                - 6. The transistor of claim 1 wherein the second electrode is an electrode formed having a lightly doped drain sub-region and a heavily doped drain sub-region.
 
                - 7. The transistor of claim 1 wherein a lateral overgrowth region of the second electrode is used to define a geometric width of the gate electrode.
 
        
                
                        Parent Case Info
        This is a divisional of application Ser. No. 07/979,073, filed Nov. 19, 1992, now U.S. Pat. No. 5,234,673.
                
                
                
                            US Referenced Citations (16)
            
            Foreign Referenced Citations (4)
            
                
                    
                        | Number | 
                        
                        Date | 
                        Country | 
                    
                
                
                        
                            | 60-189962 | 
                            
                            Sep 1985 | 
                            JPX | 
                        
                        
                            | 1-268172 | 
                            
                            Oct 1989 | 
                            JPX | 
                        
                        
                            | 2-79475 | 
                            
                            Mar 1990 | 
                            JPX | 
                        
                        
                            | 3-42873 | 
                            
                            Feb 1991 | 
                            JPX | 
                        
                
            
            Non-Patent Literature Citations (3)
            
                
                    
                        | Entry | 
                    
                
                
                        
                            | "High Performance Characteristics in Trench Duel-Gate MOSFET (TDMOS)", Tomohisa et al., IEEE Trans. on Elect. Dev., Sep. 1991, pp. 2121-2127. | 
                        
                        
                            | "Impact of Surrounding Gate Transistor (SGT) for Ultra-High-Density LSI's," by H. Takato et al. IEEE Transactions on Electronic Devices, vol. 39, No. 3, Mar. 1991, pp. 573-577. | 
                        
                        
                            | "VMOS: High-Speed TTL Compatible MOS Logic," by T. Rodgers et al., IEEE Journal of Solid State Circuits, Oct. 1974, pp. 239-249. | 
                        
                
            
                        Divisions (1)
        
            
                
                     | 
                    Number | 
                    Date | 
                    Country | 
                
            
            
    
        | Parent | 
            979073 | 
        Nov 1992 | 
         |