The present invention relates to wafer level packaging techniques and structures. More particularly, the present invention relates to forming vias in a wafer level package.
Wafer level packaging provides a complete electronic device package at the wafer level. This provides a package having a high density of integrated circuits in a small or ultra-thin profile package. Electronic devices and associated software applications continue to demand more memory and processing power from chip packages. However, electronic devices that use such chip packages have continued to shrink. Thus, the demand for integrated circuit packages having a high density in a smaller package has also increased. While it is desirable to design a new die that meets all of the needs of the market, such a design may not be feasible or ready for market. Thus, dies or chips are connected together, e.g., stacked, to achieve the desired density and electronic capacity. Wafer level packaging is used to meet these demands. However, most wafer level packaging processes have not had industrial success as such processes require a significant amount of wafer thinning followed by etching or laser drilling processes to create through holes in the wafer level package.
The present invention includes methods for creating a through via in a substrate and the resulting structures. Trenches are mechanically formed in the two sides of a substrate. Where the trenches cross through vias or holes are formed. In an embodiment, the method includes sawing into a fabrication side of a substrate and sawing into a backside of the substrate so that the sawing on the fabrication side and sawing on the backside cross each other to form the via. The depths of the sawing into the two sides of the substrate are at least equal to the height of the substrate. In an embodiment, the substrate is a wafer that includes a plurality of dies each containing integrated circuits. The integrated circuits, in various embodiments, form memory devices, logic circuits and/or processor circuits.
In an embodiment, the method of the present invention includes forming trenches on a first side of the substrate and forming trenches on a second side of the substrate to form the through vias at the intersection of the trenches. Forming includes mechanically forming the trenches. In an embodiment, the trenches on one side are orthogonal to the trenches on the other side. In an embodiment, trenches on a fabrication side of the substrate are formed in saw streets. In an embodiment, the trenches formed on the back or non-active side of the substrate are formed beneath the dies or integrated circuits. Thus, the intersections of the trenches that form the through vias are in the saw streets. The dimensions of the through vias are determined by the widths of the trenches formed on each side of the substrate. The widths of the trenches are determined by the widths of the mechanical cutter used to create the respective trench. The through vias include a conductor material to form a contact or communication line from the top side of the substrate to the back side. In an embodiment, contacts are formed in the back side trenches, which contacts are connected to the conductor material in the through vias.
Methods and structures of the present invention further include the number of trenches formed in the back side of the substrate and how the back side trenches relate to the die components. In an embodiment, the number of trenches formed in the back side of the substrate are equal to or less than the number of bond pads on the dies. In an embodiment, the number of trenches formed in the back side of the substrate are equal to half the number of bond pads. The bond pads are connected to one through via that is positioned adjacent the respective die. Traces connect the bond pads to the through vias. In an embodiment, the traces are formed so that they alternate which sides of the die they extend to and thus, adjacent bond pads are connected to conductors in through vias on opposite sides of the die. In an embodiment, some traces are parallel to trenches in the back side of the substrate. In an embodiment, some of the traces are skew to trenches in the back side of the substrate.
In an embodiment, the method of creating a via through a wafer includes providing a substrate with at least one integrated circuit, forming a first trench in the top side of the substrate, and forming a second trench in the back side of the substrate so that the second trench crosses the first trench to form a through via. In an embodiment, a conductor is inserted in the through via to extend from the top side to the back side. This forms an edge contact and provides a connection from the fabrication side of the substrate to a contact on the back side of the substrate. In an embodiment, bond pads are on the substrate fabrication side. The bond pads are connected to the conductor. In an embodiment, a back side contact is formed at one end of the second trench and connected to the conductor. In an embodiment, back side contacts are formed at each end of the back side trench. In an embodiment, the method further includes backgrinding the back side of the substrate so that the back side is essentially coplanar to the back side contact.
An embodiment of the present invention provides a method for stacking integrated circuit devices. The method includes providing a first substrate including a plurality of first integrated circuit devices separated by streets, forming first trenches in the streets on a top side of the first substrate, and forming second trenches on the backside of the first substrate so that the second trenches and first trenches intersect to form through vias from the top side to the backside of the first substrate. In an embodiment, the method further includes inserting a conductor into the through vias to form contacts on the top side and the backside, connecting the conductor to at least one of the plurality of first integrated circuit devices. A second substrate, which includes a plurality of second individual integrated circuit devices separated by streets, is connected to the first substrate. In an embodiment, the plurality of second integrated circuit devices are connected to the first plurality of integrated circuit devices. Connected pairs of the connected first integrated circuit devices and second integrated circuit devices are separated from the other pairs of connected first integrated circuit devices and second integrated circuit devices. In an embodiment, the method includes forming third trenches in the streets on a top side of the second substrate, forming fourth trenches on the backside of the second substrate so that the third and fourth trenches intersect to form through vias from the top side to the backside of the second substrate, and inserting a conductor into the through vias to form contacts on the top side and the backside. In an embodiment, the method includes connecting the conductor to at least one of the plurality of second integrated circuit devices. In an embodiment, the fourth trenches are formed beneath at least one of the second integrated circuit devices. In an embodiment, the fourth trenches are linear. In an embodiment, the trenches and saw streets of the first and second substrates are aligned prior to dicing.
An embodiment of the present invention is directed to a method of forming a substrate level package of two integrated circuit devices. The method includes providing a first substrate including a plurality of first dies separated by streets, the first dies including bond pads on an active side of the substrate and traces connected to the bond pads, forming first trenches in the streets on a top side of the first substrate, forming second trenches on the backside of the first substrate so that the second trenches and first trenches intersect to form through vias from the top side to the backside of the first substrate, and inserting a conductor into the through vias to form contacts on the top side and the backside. The first substrate is connected to a second substrate. In an embodiment, the first and second substrate are formed the same. In an embodiment, the first and second substrates are minor images of each other. The method further includes connecting the conductor to at least one of the bond pads using one of the traces. In an embodiment, the second substrate includes a plurality of second individual integrated circuit devices separated by streets. The method further includes, in an embodiment, connecting the plurality of second integrated circuit devices to the first plurality of integrated circuit devices and separating connected pairs of the connected first integrated circuit devices and second integrated circuit devices from the other pairs of connected first integrated circuit devices and second integrated circuit devices. In an embodiment, the method of the present invention includes encapsulating a pair of the connected first integrated circuit device and second integrated circuit device. In an embodiment, the contacts to the pair of the connected first integrated circuit device and second integrated circuit device are at the backside of one of the first and second integrated circuit devices of the pair. Thus, the active device fabrication side of the substrates are connected together and aligned. In an embodiment, the bond pads of the first and second integrated circuit devices are connected to provide communication between the devices. In an embodiment, the traces of the first and second integrated circuit devices are connected to provide communication between the devices. In an embodiment, the conductors in the through vias of the second substrate are connected to the conductors in the through vias of the first substrate.
Further features and advantages of the present invention, as well as the structure and operation of various embodiments of the present invention, are described in detail below with reference to the accompanying drawings.
In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The terms wafer and substrate used herein include any structure having an exposed surface onto which a layer is deposited according to the present invention, for example, to form the integrated circuit (IC) structure. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors, and the term insulator is defined to include any material that is less electrically conductive than the materials referred to as conductors. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
The present description employs a number convention where the first (left-most), most significant digit(s) are the same as the figure number on which the numbers appear. Accordingly, like or similar elements will have the same least significant digits. For example, the substrate, wafer, or base layer is designated by the convention X00, where “X” is the figure number, e.g., 100, 200, 300, etc.
The present description uses the terms “top” and “back” when referring to the substrate on which integrated circuits are formed. The term “top” refers to the surface on which the layers that form an active integrated circuit structure are formed. The term “back” refers to the region of the substrate beneath the surface on which active circuit structures are formed.
The width of the top trenches 216, 316, 416, 516, in an embodiment, are formed by using a mechanical cutter 215 or 315. The width of the top trenches (kerfs) are equal to the width of the mechanical cutter. Accordingly, the mechanical cutter only makes a single pass on the substrate 200, 300, 400, 500 or 600 to form one kerf. The kerf width 416W, 516W, in an embodiment, is about 200 micrometers. The kerf width 416W, 516W, in an embodiment, is greater than about 200 micrometers. The width of the back trenches 326, 426, 526 are equal to the widths of the top trenches. In an embodiment, the width of the top trenches are greater than the width of the back trenches.
In an embodiment, the substrate 700 is coated with a non-conductive material except on the bonding pads 730, the area whereat the traces 731 are formed and the through vias 727. In an embodiment, the traces 731 are formed on top of the non-conductive material layer. Examples of the non-conductive material include polymides, organic encapsulant, and benzocyclobutenes. The traces 731 and through vias 727 are formed in the areas free of the non-conducting material. The individual dies 705 are separated from the adjacent dies by dicing along saw street 708B and completing the cut through the substrate at top trench 716. In an embodiment, the dicing of the die 705 is performed by mechanically cutting. In an embodiment, dicing is performed by laser. In an embodiment, dicing is performed by water jet.
It will be recognized that it is with the scope of the present invention to connect the two wafers 1600 together by other methods known to one of skill in the art. For example, the wafers 1600, and the dies on each wafer, are connected by an anisotropic conductive film.
In an embodiment, at least one of the wafers 1600 is subjected to back grinding to further thin the wafer according to the teachings of the present invention. This causes the contacts formed by conductive material in the through vias or back contacts formed in the trenches 1626 to be at the back surface of the at least one wafer 1600. Thus, the wafer 1600 can be mounted in its non-singulated state.
In an embodiment, the stacked and connected wafers 1600 are singulated or diced such that the interconnected, facing dies remain joined togther. Thus, the individual units each include two dies, one die from each of the two wafers. The external circuit is connected to these individual units at the edge contacts in an embodiment. In an embodiment, the external circuit is connected to these individual units at the back contacts.
A method for fabricating a wafer level package according to an embodiment of the present invention includes fabricating an active area on a substrate. The active area includes integrated circuits. In an embodiment, the integrated circuits form memory devices. In an embodiment, the integrated circuits perform logic functions or processor tasks. In an embodiment, the active area is a system on a chip device that includes logic functions and memory functions. The saw streets intermediate the integrated circuits are partially cut in a first direction to form trenches or kerfs. The non-active regions of the substrate, generally beneath the integrated circuits or dies are partially cut to form non-active side or back trenches or kerfs. In an embodiment, a plurality of cuts in the non-active regions of the substrate are made to form a plurality of non-active side trenches. Where the active side trenches and non-active side trenches intersect there are formed through vias in the substrate. These through vias provide holes, which when filled with a conductive material provide contacts on both the active (top) surface of the substrate and the non-active (back) surface of the substrate.
Numerous devices are adaptable for use with a wafer level package as described herein. Such devices include individual IC packages, sometimes referred to as chips, circuit modules, memory modules, and computers and electronic systems. Individual IC packages include a die having an individual pattern, typically rectangular, on a substrate that contains circuitry, or integrated circuit devices, to perform a specific function, such as memory functions, logic functions, and address functions. A semiconductor wafer will typically contain a repeated pattern of such dies containing the same functionality. The individual IC package includes structures of the present invention or is manufactured according to the methods of the present invention. The individual IC package, in an embodiment, further contains additional circuitry to extend to such complex devices as a monolithic processor with multiple functionality and/or a processor and memory module in a single IC package. Individual IC packages typically include a protective casing (not shown) with leads extending therefrom (not shown) providing access to the circuitry of the IC package for unilateral or bilateral communication and control. In an embodiment, the leads are connected to the edge contacts, ball contacts or other contacts as described herein.
Circuit modules include two or more dies that are combined, with or without protective casing. Such a combination enhances or extends the functionality of an individual die. The circuit module includes a combination of dies representing a variety of functions, or a combination of dies containing the same functionality. One or more dies of circuit module contain structures according to the present invention or are formed by methods of the present invention. Some examples of a circuit module include memory modules, device drivers, power modules, communication modems, processor modules and application-specific (ASIC) modules, and may include multilayer, multichip modules. The circuit module is, in an embodiment, a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, personal data assistant, an automobile, an industrial control system, an aircraft and others. The circuit module has a variety of leads extending therefrom and coupled to the dies providing unilateral or bilateral communication and control.
One form of a circuit module is a memory module. The memory module contains multiple memory IC devices on support, the number of IC devices generally depending upon the desired bus width and the desire for parity. The memory module accepts a command signal from an external controller (not shown) on a command link and provides for data input and data output on data links. The command link and data links are connected to leads extending from the support. The memory module and/or the dies that constitute at least part of the memory module include structures of the present invention or are formed according to methods of the present invention.
Electronic systems include one or more circuit modules. An electronic system generally contains a user interface that communicates with an electronic unit, that processes or stores electrical information. The user interface provides a user of the electronic system with some form of control or observation of the results of the electronic unit. Some examples of user interface include the keyboard, pointing device, monitor or printer of a personal computer; the tuning dial, display or speakers of a radio; the ignition switch, gauges or gas pedal of an automobile; and the card reader, keypad, display or currency dispenser of an automated teller machine. The user interface, in an embodiment, provides access ports provided to electronic unit. Access ports are used to connect an electronic unit to the more tangible user interface components previously exemplified. One or more of the circuit modules include a processor providing some form of manipulation, control or direction of inputs from or outputs to user interface, or of other information either preprogrammed into, or otherwise provided to, the electronic unit. As will be apparent from the lists of examples previously given, electronic system is, in an embodiment, associated with certain mechanical components (not shown) in addition to the circuit modules and the user interface. It will be appreciated that the one or more circuit modules in the electronic system are replaced by a single integrated circuit in an embodiment. In an embodiment, the electronic system is a subcomponent of a larger electronic system. It will also be appreciated that at least one of the memory modules includes structures according to the present invention or is formed according to methods according to the present invention.
A specific embodiment of an electronic system as a memory system. The memory system includes one or more memory modules and a memory controller. The memory modules each contain one or more memory IC devices. In an embodiment, at least one of memory devices includes structures according to the present invention or is fabricated according to the present invention. The memory controller provides and controls a bidirectional interface between memory system and an external system bus. The memory system accepts a command signal from the external bus and relays it to the one or more memory modules on a command link. The memory system provides for data input and data output between the one or more memory modules and external system bus on data links.
Another specific embodiment of an electronic system as a computer system. The computer system includes a processor and a memory system housed in a computer unit. The computer system is but one example of an electronic system containing another electronic system, i.e., the memory system, as a subcomponent. The computer system optionally contains user interface components. User interface components include, but are not limited to a keyboard, a pointing device, a monitor, a printer and a bulk storage device. It will be appreciated that other components are often associated with computer system such as modems, device driver cards, additional storage devices, etc. It will further be appreciated that the processor and the memory system of the computer system, in an embodiment, are incorporated on a single die or IC package. Such single package processing units reduce the communication time between the processor and the memory circuit. It will be appreciated that at least one of the processor and the memory system contain an IC package according to the present invention
The above description refers to numerous views of substrates that illustrate embodiments of the present invention. These views are, at times, drawn to an enlarges, simplified scale to illustrate the present invention. For example, the saw streets and dies shown in
The forming of the through vias or apertures as described herein provides a true wafer level package, e.g., a chip profile. That is, a significant space savings is achieved by producing a small package size. The dimensions of the through vias are determined by the size of the mechanical cutters used to form the partial cuts in the substrate. That is, with a saw blade, the width of the blade making the cut in the substrate top surface determines one dimension (e.g., length). The width of a blade making the cut in the substrate back surface determines another dimension (e.g., width). Accordingly, the dimensions of the via can be made as small as the width of saw blades. In an embodiment, a dimension of the via is about 0.2 mm. The techniques described herein provide a low cost and an industrial acceptable method to produce through vias compared to conventional etching and laser drill techniques. As a result, space savings are achieved in packaging a substrate according to the present invention.
Number | Date | Country | Kind |
---|---|---|---|
200203615-0 | Jun 2002 | SG | national |
This application is a continuation of U.S. application Ser. No. 12/898,896, now U.S. Pat. No. 8,106,488, filed Oct. 6, 2010, which is a divisional of U.S. application Ser. No 12/120,044, filed May 13, 2008, now issued as U.S. Pat. No. 7,820,484, which is a divisional of U.S. application Ser. No. 10/232,267, filed Aug. 28, 2002, now issued as U.S. Pat. No. 7,375,009, which claims priority under 35 U.S.C. 119 from Singapore Application No. 200203615-0, filed Jun. 14, 2002, now issued as Singapore Patent No. 142,115. These applications are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3617938 | Denes et al. | Nov 1971 | A |
3691707 | Von Arx et al. | Sep 1972 | A |
3735214 | Renskers et al. | May 1973 | A |
3991296 | Kojima et al. | Nov 1976 | A |
4085038 | Esseluhn | Apr 1978 | A |
4141456 | Hart | Feb 1979 | A |
4355457 | Barlett et al. | Oct 1982 | A |
4610079 | Abe et al. | Sep 1986 | A |
4668032 | Bouvier et al. | May 1987 | A |
4764846 | Go | Aug 1988 | A |
4786960 | Jeuch | Nov 1988 | A |
4790894 | Homma et al. | Dec 1988 | A |
4811722 | Brehm et al. | Mar 1989 | A |
4871418 | Wittlinger et al. | Oct 1989 | A |
4896459 | Brandt | Jan 1990 | A |
4900893 | Yamazaki et al. | Feb 1990 | A |
4930216 | Nelson | Jun 1990 | A |
4961821 | Drake et al. | Oct 1990 | A |
4983251 | Haisama et al. | Jan 1991 | A |
5079222 | Yamazaki | Jan 1992 | A |
5081049 | Green et al. | Jan 1992 | A |
5091331 | Delgado et al. | Feb 1992 | A |
5107586 | Eichelberger et al. | Apr 1992 | A |
5126286 | Chance et al. | Jun 1992 | A |
5146308 | Chance et al. | Sep 1992 | A |
5166097 | Tanielian | Nov 1992 | A |
5185295 | Goto et al. | Feb 1993 | A |
5218229 | Farnworth | Jun 1993 | A |
5219796 | Quinn et al. | Jun 1993 | A |
5272114 | van Berkum et al. | Dec 1993 | A |
5294381 | Iguchi et al. | Mar 1994 | A |
5302554 | Kashiwa et al. | Apr 1994 | A |
5302849 | Cavasin | Apr 1994 | A |
5356081 | Sellar | Oct 1994 | A |
5500503 | Pernicka et al. | Mar 1996 | A |
5543365 | Wills et al. | Aug 1996 | A |
5552345 | Schrantz et al. | Sep 1996 | A |
5606198 | Ono et al. | Feb 1997 | A |
5648684 | Bertin et al. | Jul 1997 | A |
5656553 | Leas et al. | Aug 1997 | A |
5661901 | King | Sep 1997 | A |
5663105 | Sua et al. | Sep 1997 | A |
5729437 | Hashimoto | Mar 1998 | A |
5780806 | Ferguson et al. | Jul 1998 | A |
5804314 | Field et al. | Sep 1998 | A |
5825076 | Kotvas et al. | Oct 1998 | A |
5844317 | Bertolet et al. | Dec 1998 | A |
5846375 | Gilchrist et al. | Dec 1998 | A |
5852624 | Matsuyama et al. | Dec 1998 | A |
5856937 | Chu et al. | Jan 1999 | A |
5879964 | Paik et al. | Mar 1999 | A |
5888884 | Wojnarowski | Mar 1999 | A |
5900582 | Tomita et al. | May 1999 | A |
5902499 | Richerzhagen | May 1999 | A |
5904546 | Wood et al. | May 1999 | A |
5904548 | Orcutt | May 1999 | A |
5910687 | Chen et al. | Jun 1999 | A |
5925934 | Lim | Jul 1999 | A |
5952611 | Eng et al. | Sep 1999 | A |
5961852 | Rafla-Yuan et al. | Oct 1999 | A |
5990566 | Farnworth et al. | Nov 1999 | A |
6002163 | Wojnarowski | Dec 1999 | A |
6004188 | Roy | Dec 1999 | A |
6007730 | Shiomi et al. | Dec 1999 | A |
6008069 | Yamada | Dec 1999 | A |
6034438 | Petersen | Mar 2000 | A |
6040618 | Akram | Mar 2000 | A |
6054760 | Martinez-Tovar et al. | Apr 2000 | A |
6072236 | Akram et al. | Jun 2000 | A |
6075710 | Lau | Jun 2000 | A |
6083218 | Chou | Jul 2000 | A |
6084175 | Perry et al. | Jul 2000 | A |
6087203 | Eng | Jul 2000 | A |
6096635 | Mou et al. | Aug 2000 | A |
6130401 | Yoo et al. | Oct 2000 | A |
6133065 | Akram | Oct 2000 | A |
6137164 | Yew et al. | Oct 2000 | A |
6156030 | Neev | Dec 2000 | A |
6163010 | Kobsa | Dec 2000 | A |
6204186 | Chaudhry et al. | Mar 2001 | B1 |
6211488 | Hoekstra et al. | Apr 2001 | B1 |
6211572 | Fjelstad et al. | Apr 2001 | B1 |
6214703 | Chen et al. | Apr 2001 | B1 |
6221751 | Chen et al. | Apr 2001 | B1 |
6228687 | Akram et al. | May 2001 | B1 |
6236107 | Chan et al. | May 2001 | B1 |
6257224 | Yoshino et al. | Jul 2001 | B1 |
6268642 | Hsuan et al. | Jul 2001 | B1 |
6271060 | Zandman et al. | Aug 2001 | B1 |
6291317 | Salatino et al. | Sep 2001 | B1 |
6291894 | Farnworth et al. | Sep 2001 | B1 |
6294837 | Akram et al. | Sep 2001 | B1 |
6295978 | Wark et al. | Oct 2001 | B1 |
6319354 | Farnworth et al. | Nov 2001 | B1 |
6326689 | Thomas | Dec 2001 | B1 |
6365833 | Eng et al. | Apr 2002 | B1 |
6379999 | Tanabe | Apr 2002 | B1 |
6383835 | Hata et al. | May 2002 | B1 |
6387729 | Eng et al. | May 2002 | B2 |
6393685 | Collins | May 2002 | B1 |
6414374 | Faraworth et al. | Jul 2002 | B2 |
6420245 | Manor | Jul 2002 | B1 |
6427676 | Akram et al. | Aug 2002 | B2 |
6462399 | Akram | Oct 2002 | B1 |
6521995 | Akram et al. | Feb 2003 | B1 |
6534382 | Sakaguchi et al. | Mar 2003 | B1 |
6555294 | Albertini et al. | Apr 2003 | B1 |
6555447 | Weishauss et al. | Apr 2003 | B2 |
6562640 | Tseng et al. | May 2003 | B1 |
6562698 | Manor | May 2003 | B2 |
6593595 | Ono et al. | Jul 2003 | B2 |
6611052 | Poo et al. | Aug 2003 | B2 |
6611540 | Mueller | Aug 2003 | B1 |
6624505 | Badehi | Sep 2003 | B2 |
6656765 | DiCaprio | Dec 2003 | B1 |
6669801 | Yoshimura et al. | Dec 2003 | B2 |
6677675 | Bolken | Jan 2004 | B2 |
6717245 | Kinsman et al. | Apr 2004 | B1 |
6733711 | Durocher et al. | May 2004 | B2 |
6734370 | Yamaguchi et al. | May 2004 | B2 |
6735231 | Ono | May 2004 | B2 |
6743696 | Jeung et al. | Jun 2004 | B2 |
6750547 | Jeung et al. | Jun 2004 | B2 |
6805808 | Fujii et al. | Oct 2004 | B2 |
6836009 | Koon et al. | Dec 2004 | B2 |
6894386 | Poo et al. | May 2005 | B2 |
6930382 | Sawada et al. | Aug 2005 | B2 |
6946324 | McLellan et al. | Sep 2005 | B1 |
7071018 | Mason et al. | Jul 2006 | B2 |
7198969 | Khandros et al. | Apr 2007 | B1 |
7342320 | Hedler et al. | Mar 2008 | B2 |
7358154 | Poo et al. | Apr 2008 | B2 |
7375009 | Chua et al. | May 2008 | B2 |
7675169 | Poo et al. | Mar 2010 | B2 |
7712211 | Chia et al. | May 2010 | B2 |
7820484 | Chua et al. | Oct 2010 | B2 |
8065792 | Chia et al. | Nov 2011 | B2 |
8106488 | Chua et al. | Jan 2012 | B2 |
20010000631 | Zandman et al. | May 2001 | A1 |
20010021541 | Akram et al. | Sep 2001 | A1 |
20010030357 | Murata | Oct 2001 | A1 |
20010034564 | Jones | Oct 2001 | A1 |
20010040152 | Higashi et al. | Nov 2001 | A1 |
20010054606 | Weishauss et al. | Dec 2001 | A1 |
20020001882 | Eng et al. | Jan 2002 | A1 |
20020019069 | Wada | Feb 2002 | A1 |
20020030245 | Hanaoka et al. | Mar 2002 | A1 |
20020031864 | Ball | Mar 2002 | A1 |
20020031899 | Manor | Mar 2002 | A1 |
20020046997 | Nam et al. | Apr 2002 | A1 |
20020086137 | Brouillette et al. | Jul 2002 | A1 |
20020089043 | Park et al. | Jul 2002 | A1 |
20020094607 | Gebauer et al. | Jul 2002 | A1 |
20020123213 | Williams | Sep 2002 | A1 |
20020139577 | Miller | Oct 2002 | A1 |
20020164838 | Moon et al. | Nov 2002 | A1 |
20020170896 | Choo et al. | Nov 2002 | A1 |
20020190435 | O'Brien et al. | Dec 2002 | A1 |
20030006795 | Asayama et al. | Jan 2003 | A1 |
20030052098 | Kim et al. | Mar 2003 | A1 |
20030060034 | Beyne et al. | Mar 2003 | A1 |
20030071335 | Jeung et al. | Apr 2003 | A1 |
20030071341 | Jeung et al. | Apr 2003 | A1 |
20030082845 | Hoffman et al. | May 2003 | A1 |
20030127428 | Fujii et al. | Jul 2003 | A1 |
20040026382 | Richerzhagen | Feb 2004 | A1 |
20040056008 | Choo et al. | Mar 2004 | A1 |
20040188400 | Peng et al. | Sep 2004 | A1 |
20050029668 | Poo et al. | Feb 2005 | A1 |
20060084240 | Poo et al. | Apr 2006 | A1 |
20080054423 | Poo et al. | Mar 2008 | A1 |
20080211113 | Chua et al. | Sep 2008 | A1 |
20100146780 | Chia et al. | Jun 2010 | A1 |
20110018143 | Chua et al. | Jan 2011 | A1 |
20120064697 | Chia et al. | Mar 2012 | A1 |
Number | Date | Country |
---|---|---|
2330426 | Nov 1998 | CA |
689245 | Dec 1995 | EP |
0689245 | Dec 1995 | EP |
0802416 | Oct 1997 | EP |
0818818 | Jan 1998 | EP |
1071126 | Jan 2001 | EP |
1073099 | Jan 2001 | EP |
58-036939 | Mar 1983 | JP |
59-097545 | Jun 1984 | JP |
60127743 | Jul 1985 | JP |
61064176 | Apr 1986 | JP |
62224515 | Oct 1987 | JP |
36-2046544 | Feb 1990 | JP |
2001-026435 | Jan 2001 | JP |
2002-170904 | Jun 2002 | JP |
142115 | May 2008 | SG |
WO-9956907 | Nov 1999 | WO |
WO-0075983 | Dec 2000 | WO |
WO-0075985 | Dec 2000 | WO |
WO-0175966 | Oct 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20120119263 A1 | May 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12120044 | May 2008 | US |
Child | 12898896 | US | |
Parent | 10232267 | Aug 2002 | US |
Child | 12120044 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12898896 | Oct 2010 | US |
Child | 13360044 | US |