Claims
- 1. A method for fabricating trenches for integrated circuits formed on a semiconductor device substrate comprising the steps of:
opening trenches defined by opposite sidewalls and a floor in the semiconductor device substrate to form one or more device islands between trenches; forming a layer of insulating material over the device substrate and over the sidewalls and the floors of the trenches and forming regions of relatively thick insulating material on the trench sidewalls near tops of the trenches; faceting portions of said regions of relatively thick insulating material near the tops of the trenches; and depositing fill material in the trenches.
- 2. The method of claim 1 wherein the semiconductor device substrate comprises monocrystalline silicon and the fill material comprises polysilicon.
- 3. The method of claim 1 wherein the insulating material comprises silicon dioxide.
- 4. The method of claim 1 further comprising the step of depositing a pad layer of insulating material over the device substrate, depositing LOCOS masking layer of a second insulating material over the first insulating material, and selectively removing the first and second insulating materials from regions between the trenches to leave a LOCOS mask over the trenches.
- 5. The method of claim 1 further comprising bonding a handle substrate to the device substrate.
- 6. The method of claim 5 wherein the bonding step comprises oxide bonding the handle substrate to the device substrate by forming an oxide layer between the device substrate and the handle substrate.
- 7. The method of claim I comprising the further step of depositing a layer of silicon nitride on the conformal layer of insulating material.
- 8. A method of fabricating integrated circuits on a silicon device substrate comprising:
opening trenches in the device substrate to form spaced apart trench sidewalls and floors and to define device regions between trenches; forming a layer of passivating silicon dioxide on the device substrate, on the trench sidewalls and on the trench floors; filling the trenches with polysilicon; forming a pad oxide layer of silicon dioxide over the device substrate; depositing a layer of silicon nitride on the pad oxide layer; selectively removing portions of the pad oxide and silicon nitride layer from regions between the trenches to leave a silicon nitride LOCOS mask over the trenches; and forming functional semiconductor devices in the unmasked regions.
- 9. The method of claim 8 wherein the pad oxide layer is formed by deposition.
- 10. The method of claim 8 wherein the step of selectively removing portions of the silicon nitride LOCOS mask leaves a silicon nitride LOCOS mask over portions of the device region and performing a LOCOS operation on the unmasked portions of the device substrate.
- 11. The method of claim 8 further comprising the step of selectively faceting portions of the passivating silicon dioxide layer from regions at or near tops of trenches.
- 12. The method of claim 8 comprising the further step of depositing a layer of silicon nitride on the layer of passivating silicon oxide.
- 13. The method of claim 8 further comprising the step of bonding the device silicon substrate to a handle substrate.
- 14. The method of claim 13 wherein the step of bonding forms an oxide layer between the two substrates.
- 15. The method of claim 8 comprising the further step of removing the nitride LOCOS mask from the trenches.
- 16. The method of claim 15 comprising the further subsequent step of performing one or more thermal oxidations less then a control thickness.
- 17. The method of claim 16 wherein the control thickness is less than 500 Å.
- 18. An integrated circuit on a device silicon substrate comprising
two or more device regions separated from each other by a trench; and said trench having spaced apart sidewalls and a floor, said sidewalls covered with an insulating layer, filled with a suitable refill material and covered by successive layers of a deposited oxide, and silicon nitride.
- 19. The integrated circuit of claim 18 wherein the trench comprises a void enclosed by polysilicon and spaced from the top of the trench.
- 20. The integrated circuit of claim 18 further comprising a layer of silicon nitride over the sidewall oxide of the trenches.
- 21. The integrated circuit of claim 18 comprising two or more device regions separated from each other by a trench having upper corners, each corner having a facet sloping away from the opening of the trench for increasing the width of the trench opening.
- 22. The integrated circuit of claim 14 wherein the trench is filled with one or more materials selected from the group comprising polysilicon and silicon nitride.
Parent Case Info
[0001] This application is a divisional application of U S. patent application Ser. No. 08/637,937, filed Apr. 23, 1996 (Atty. Docket No. 875523.97R064/SE-1211TD).