Claims
- 1. An integrated circuit on a device silicon substrate comprisingtwo or more device regions on a silicon substrate separated from each other by a trench, said trench having spaced apart sidewalls and a floor, wherein said sidewalls, said floor, and said substrate are covered with an insulating layer electrically insulating said trench from said substrate, wherein said trench being filled with a suitable refill material, and said refill material being directly covered thereon by successive layers of a deposited oxide, and silicon nitride.
- 2. The integrated circuit of claim 1 wherein the trench comprises a void enclosed by polysilicon and spaced from a top of the trench.
- 3. The integrated circuit of claim 1 further comprising a layer of silicon nitride over said insulating layer located on the sidewalls of the trench.
- 4. The integrated circuit of claim 1 comprising two or more device regions separated from each other by a trench having upper corners, each corner having a facet sloping away from the opening of the trench for increasing the width of the trench opening.
- 5. The integrated circuit of claim 1 wherein the trench is filled with one or more materials selected from the group comprising polysilicon and silicon nitride.
- 6. The integrated circuit of claim 1, wherein said insulating layer comprises silicon dioxide.
Parent Case Info
This application is a divisional application of U.S. patent application Ser. No. 08/637,937, filed Apr. 23, 1996 now U.S. Pat. No. 5,933,746.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
6-196653 |
Jul 1994 |
JP |