Wide bandgap HEMTS with source connected field plates

Information

  • Patent Grant
  • 8592867
  • Patent Number
    8,592,867
  • Date Filed
    Friday, March 25, 2011
    13 years ago
  • Date Issued
    Tuesday, November 26, 2013
    10 years ago
Abstract
A HEMT comprising a plurality of active semiconductor layers formed on a substrate. Source electrode, drain electrode, and gate are formed in electrical contact with the plurality of active layers. A spacer layer is formed on at least a portion of a surface of said plurality of active layers and covering the gate. A field plate is formed on the spacer layer and electrically connected to the source electrode, wherein the field plate reduces the peak operating electric field in the HEMT.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to transistors and particularly to transistors utilizing field plates.


2. Description of the Related Art


Improvements in the manufacturing of AlGaN/GaN semiconductor materials have helped advance the development of AlGaN/GaN transistors, such as high electron mobility transistors (HEMTs) for high frequency, high temperature and high power applications. AlGaN/GaN has large bandgaps, high peak and saturation electron velocity values [B. Gelmont, K. Kim and M. Shur, Monte Carlo Simulation of Electron Transport in Gallium Nitride, J. Appl. Phys. 74, (1993), pp. 1818-1821]. AlGaN/GaN HEMTs can also have 2DEG sheet densities in excess of 1013cm−2 and relatively high electron mobility (up to 2019 cm2/Vs) [R. Gaska, et al., Electron Transport in AlGaN-GaN Heterostructures Grown on 6H-SiC Substrates, Appl. Phys. Lett. 72, (1998), pp. 707-709]. These characteristics allow AlGaN/GaN HEMTs to provide very high voltage and high power operation at RF, microwave and millimeter wave frequencies.


AlGaN/GaN HEMTs have been grown on sapphire substrates and have shown a power density of 4.6 W/mm and a total power of 7.6 W [Y. F. Wu et al., GaN-Based FETs for Microwave Power Amplification, IEICE Trans. Electron. E-82-C, (1999). pp. 1895-1905]. More recently, AlGaN/GaN HEMTs grown on SiC have shown a power density of 9.8 W/mm at 8 GHz [Y. F. Wu, et al., Very-High Power Density AlGaN/GaN HEMTs, IEEE Trans. Electron. Dev. 48, (2001), pp. 586-590] and a total output power of 22.9 W at 9 GHz [M. Micovic, et al., AlGaN/GaN Heterojunction Field Effect Transistors Grown by Nitrogen Plasma Assisted Molecular Beam Epitaxy, IEEE Trans. Electron. Dev. 48, (2001), pp. 591-596].


U.S. Pat. No. 5,192,987 to Khan et al. discloses GaN/AlGaN based HEMTs grown on a buffer and a substrate. Other AlGaN/GaN HEMTs and field effect transistors (FETs) have been described by Gaska et al., High-Temperature Performance of AlGaN/GaN HFET's on SiC Substrates, IEEE Electron Device Letters, 18, (1997), pp. 492-494; and Ping et al., DC and Microwave Performance of High Current AlGaN Heterostructure Field Effect Transistors Grown on P-type SiC Substrates, IEEE Electron Devices Letters 19, (1998), pp. 54-56. Some of these devices have shown a gain-bandwidth product (fT) as high as 67 gigahertz [K. Chu et al. WOCSEMMAD, Monterey, Calif. (February 1998)] and high power densities up to 2.84 W/mm at 10 GHz [G. Sullivan et al., High Power 10-GHz Operation of AlGaN HFET's in Insulating SiC, IEEE Electron Device Letters 19, (1998), pp. 198-200; and Wu et al., High Al-Content AlGaN/GaN MODFETs for Ultrahigh Performance, IEEE Electron Device Letters 19, (1998), pp. 50-53].


Electron trapping and the resulting difference between DC and RF characteristics have been a limiting factor in the performance of these devices. Silicon nitride (SiN) passivation has been successfully employed to alleviate this trapping problem resulting in high performance devices with power densities over 10 W/mm at 10 Ghz. For example, U.S. Pat. No. 6,586,781, which is incorporated herein by reference in its entirety, discloses methods and structures for reducing the trapping effect in GaN-based transistors. However, due to the high electric fields existing in these structures, charge trapping is still an issue.


Field plates have been used to enhance the performance of GaN-based HEMTs at microwave frequencies [See S Kamalkar and U. K. Mishra, Very High Voltage AlGaN/GaN High Electron Mobility Transistors Using a Field Plate Deposited on a Stepped Insulator, Solid State Electronics 45, (2001), pp. 1645-1662]. These approaches, however, have involved a field plate connected to the gate of the transistor with the field plate on top of the drain side of the channel. This can result in a significant FP-to-drain capacitance and the field plate being connected to the gate adds additional gate-to-drain capacitance (Cgd) to the device. This can not only reduce gain, but can also cause instability due to poorer input-output isolation.


SUMMARY OF THE INVENTION

The present invention provides transistors with a field plate connected to the source electrode, with typical transistors utilizing the invention being HEMTs. One embodiment of a HEMT according to the present invention comprises a plurality of active semiconductor layers formed on a substrate with a two dimensional electron gas (2DEG) at the heterointerface between two of said plurality of active layers. Source and drain electrodes are formed in contact with the 2DEG and a gate is formed between the source and drain electrodes and on the plurality of active layers. A spacer layer is formed on at least part of the surface of the plurality of active layers between the gate and the drain electrode. A field plate is formed on the spacer layer with at least one conductive path electrically connecting the field plate to the source electrode, the at least one conductive path covering less than all of the topmost surface between gate and source electrode.


Another embodiment of a HEMT according to the present invention comprises a buffer layer and barrier layer formed successively on a substrate and a two dimensional electron gas (2DEG) at the heterointerface between the buffer and barrier layers. A source and a drain electrode are included both making ohmic contact with the 2DEG and a gate is included on the barrier layer between the source and drain electrodes. A spacer layer covers at least a portion of the barrier layer between the gate and drain electrode. A field plate is included on the spacer layer isolated from the barrier layer and extending a distance Lf from the gate toward the drain electrode. The field plate is electrically connected to the source electrode by at least one conductive path that covers less than all of the topmost layer between the gate and source electrode.


Still another embodiment of a HEMT according to the present invention comprises a plurality of active semiconductor layers formed on a substrate and a two dimensional electron gas (2DEG) at the heterointerface between two of the plurality of active layers. Source and drain electrodes are included in contact with the 2DEG. A gate is included between the source and drain electrodes and on the plurality of active layers. A field plate extends a distance Lf from the edge of the gate to the drain electrode, with the field plate isolated from the gate electrode and active layers. At least one conductive path electrically connects the field plate to the source electrode, with the at least one conductive path covering less than all of the topmost surface between gate and source electrode.


These and other further features and advantages of the invention would be apparent to those skilled in the art from the following detailed description, taking together with the accompanying drawings, in which:





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a plan view of one embodiment of a HEMT according to the present invention;



FIG. 2 is a sectional view of the HEMT in FIG. 1;



FIG. 3 is a plan view of another embodiment of a HEMT according to the present invention;



FIG. 4 is a sectional view of the HEMT in FIG. 3;



FIG. 5 is a table comparing the operating characteristics of a HEMT according to the present invention compared to a HEMT with no field plate and a HEMT with a gate connected field plate;



FIG. 6 is a chart showing the operating characteristics of a HEMT with a gate connected field plate;



FIG. 7 is a chart showing the operating characteristics of a HEMT with a source connected field plate;



FIG. 8 is a sectional view of a HEMT according to the present invention having a gamma shaped gate; and



FIG. 9 is a sectional view of a HEMT according to the present invention having a recessed gate.





DETAILED DESCRIPTION OF THE INVENTION

The field plate arrangements according to the present invention can be used with many different transistor structures. Wide bandgap transistor structures generally include an active region, with metal source and drain electrodes formed in electrical contact with the active region, and a gate electrode formed between the source and drain electrodes for modulating electric fields within the active region. A spacer layer is formed above the active region. The spacer layer can comprise a dielectric layer, or a combination of multiple dielectric layers. A conductive field plate is formed above the spacer layer and extends a distance Lf from the edge of the gate electrode toward the drain electrode.


The field plate can be electrically connected to the source electrode. This field plate arrangement can reduce the peak electric field in the device, resulting in increased breakdown voltage and reduced trapping. The reduction of the electric field can also yield other benefits such as reduced leakage currents and enhanced reliability. By having the field plate electrically connected to the source electrode, the reduced gain and instability resulting from gate connected field plates is reduced. When arranged according to the present invention, the shielding effect of a source-connected field plate can reduce Cgd, which enhances input-output isolation.


One type of transistor that can utilize the field plate arrangement according to the present invention is a high electron mobility transistor (HEMT), which typically includes a buffer layer and a barrier layer on the buffer layer. A two dimensional electron gas (2DEG) layer/channel is formed at the junction between the buffer layer and the barrier layer. A gate electrode is formed on the barrier layer between source and drain electrodes.


According to the present invention, a spacer layer is formed on the barrier layer covering at least a portion of the barrier layer between the gate and drain electrode such that a field plate can be formed on the spacer layer in electric isolation from the barrier layer. In other embodiments the spacer layer can also cover all or some of the gate such that the field plate can overlap the gate while remaining in electrical isolation from the gate and the barrier layer. In a preferred embodiment the spacer layer covers the gate and the surface of the barrier layer between the gate and the source and drain electrodes. The spacer layer can comprise a dielectric layer, or a combination of multiple dielectric layers. Different dielectric materials can be used such as a SiN, SiO2, Si, Ge, MgOx, MgNx, ZnO, SiNx, SiOx, alloys or layer sequences thereof, or epitaxial materials as described below.


A conductive field plate is formed on the spacer layer and extends a distance Lf from the edge of the gate towards the drain electrode, with the field plate and gate electrode typically being formed during separate deposition steps. The field plate is also electrically connected to the source electrode.


It will be understood that when an element or layer is referred to as being “on”, “connected to”, “coupled to” or “in contact with” another element or layer, it can be directly on, connected or coupled to, or in contact with the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to”, “directly coupled to” or “directly in contact with” another element or layer, there are no intervening elements or layers present. Likewise, when a first element or layer is referred to as being “in electrical contact with” or “electrically coupled to” a second element or layer, there is an electrical path that permits current flow between the first element or layer and the second element or layer. The electrical path may include capacitors, coupled inductors, and/or other elements that permit current flow even without direct contact between conductive elements.



FIGS. 1 and 2 show one embodiment of a nitride based HEMT 10 according to the present invention which comprises a substrate 12 of silicon carbide, sapphire, spinet, ZnO, silicon, gallium nitride, aluminum nitride, or any other material capable of supporting growth of a Group-III nitride material. In some embodiments, the substrate 12 can comprise semi-insulating 4H—SiC commercially available from Cree, Inc. of Durham, N.C.


A nucleation layer 14 can be formed on the substrate 12 to reduce the lattice mismatch between the substrate 12 and the next layer in the HEMT 10. The nucleation layer 14 should be approximately 1000 angstroms (Å) thick, although other thicknesses can be used. The nucleation layer 14 can comprise many different materials, with a suitable material being AlzGa1-zN (0<=z<=1). The nucleation layer 14 can be formed on the substrate 12 using known semiconductor growth techniques such as Metal Oxide Chemical Vapor Deposition (MOCVD), Hydride Vapor Phase Epitaxy (HVPE), or Molecular Beam Epitaxy (MBE).


The formation of the nucleation layer 14 can depend on the material used for the substrate 12. For example, methods of forming a nucleation layer 14 on various substrates are taught in U.S. Pat. Nos. 5,290,393 and 5,686,738, each of which are incorporated by reference as if fully set forth herein. Methods of forming nucleation layers on silicon carbide substrates are disclosed in U.S. Pat. Nos. 5,393,993, 5,523,589, and 5,739,554 each of which is incorporated herein by reference as if fully set forth herein.


The HEMT 10 further comprises a high resistivity buffer layer 16 formed on the nucleation layer 14, with a suitable buffer layer 16 made of a Group III-nitride material such as AlxGayIn(1-x-y)N (0<=x<=1, 0<=y<=1, x+y<=1). In another embodiment according to the present invention the buffer layer 16 comprises a GaN layer that is approximately 2 μm thick, with part of the layer doped with Fe.


A barrier layer 18 is formed on the buffer layer 16 such that the buffer layer 16 is sandwiched between the barrier layer 18 and the nucleation layer 14. Each of the buffer layer 16 and barrier layer 18 can comprise doped or undoped layers of Group III-nitride materials. The barrier layer 18 can comprise one or more layers of different materials such as InGaN, AlGaN, AlN, or combinations thereof. In one embodiment the barrier layer comprises 0.8 nm of AlN and 22.5 nm of AlN and 22.5 nm of AlxGa1-xN (x≈0.195, as measured by photo luminescence). Exemplary structures are illustrated in U.S. Pat. Nos. 6,316,793, 6,586,781, 6,548,333 and U.S. Published Patent Application Nos. 2002/0167023 and 2003/00020092 each of which is incorporated by reference as though fully set forth herein. Other nitride based HEMT structures are illustrated in U.S. Pat. Nos. 5,192,987 and 5,296,395 each of which is incorporated herein by reference as if fully set forth herein. The buffer and barrier layers 16, 18 can be made using the same methods used to grow the nucleation layer 14. A two dimensional electron gas (2DEG) layer/channel 17 is formed at the heterointerface between the buffer and barrier layer 16, 18. Electric isolation between the devices is achieved with mesa etch or ion implementation outside the active area of the HEMT.


Metal source and drain electrodes 20, 22 are formed making ohmic contact through the barrier layer 18, and a gate 24 is formed on the barrier layer 18 between the source and drain electrodes 20, 22. Electric current can flow between the source and drain electrodes 20, 22 through a two-dimensional electron gas (2DEG) 17 induced at the heterointerface between the buffer layer 16 and the barrier layer 18 when the gate electrode 24 is biased at the appropriate level. The formation of source and drain ohmic contacts 20, 22 is described in detail in the patents and publications referenced above.


The source and drain electrodes 20, 22 can be made of different materials including but not limited to alloys of titanium, aluminum, gold or nickel. The gate 24 can also be made of different materials including but not limited to nickel, gold, platinum, titanium, chromium, alloys of titanium and tungsten, or platinum silicide. The gate 24 can have many different lengths, with a preferred gate length (Lg) being approximately 0.5 microns. As best shown in FIG. 1, the gate 24 is connected to and contacted at a gate electrode 28. As described below, in other transistor embodiments according to the present invention the gate 24 can be at least partially recessed in barrier layer 18.


A non-conducting spacer layer 26 can be formed over the gate 24 and the surface of the barrier layer 18 between the gate 24 and the source and drain electrodes 20, 22, although as described above the spacer layer can cover less. The spacer layer 26 can comprise a layer of non-conducting material such as a dielectric. Alternatively, it can comprise a number of different layers of dielectrics or a combination of dielectric layers. The spacer layer can be many different thicknesses, with a suitable range of thicknesses being approximately 0.05 to 2 microns.


When the spacer layer 26 is formed before device metallization the spacer layer 26 can comprise an epitaxial material such as a Group III nitride material having different Group III elements such as alloys of Al, Ga, or In, with a suitable spacer layer material being AlxGa1-xN (0≦x≦1). After epitaxial growth of the barrier layer 18, the spacer layer 26 can be grown using the same epitaxial growth method. The spacer layer 26 is then etched such that the gate 24, source electrode 20 and drain electrode 22 can be properly formed in contact with the buffer layer 18 and the 2DEG 17. A field plate can then be deposited on the spacer layer between the gate 24 and drain electrode 22. In those embodiments where the field plate overlaps the gate, an additional spacer layer of dielectric material should be included at least partially over the gate to isolate the gate from the field plate.


A field plate 30 is formed on the spacer layer 26 between the gate 24 and the drain electrode 22, with the field plate 30 being in close proximity to the gate 24 but not overlapping it. A space between the gate 24 and field plate (Lgf) remains and should be wide enough to isolate from the field plate 30, while being small enough to maximize the field effect provided by the field plate 30. If Lgf is too wide the field effect can be reduced. In one embodiment according to the present invention Lgf should be approximately 0.4 microns or less, although larger and smaller spaces can also be used.


The field plate 30 can extend different distances Lf from the edge of the gate 24, with a suitable range of distances for Lf being approximately 0.1 to 2 microns. The field plate 30 can comprise many different conductive materials with a suitable material being a metal, or combinations of metals, deposited using standard metallization methods. In one embodiment according to the present invention the field plate 30 comprises titanium/gold or nickel/gold.


The field plate 30 is electrically connected to the source electrode 20 and FIG. 1 shows two connection structures that can be used according to the present invention, although other connection structures can also be used. Conductive buses 32 can be formed on the spacer layer 26 to extend between the field plate 30 and the source electrode 20. Different numbers of buses 32 can be used although the greater the number of buses the greater the unwanted capacitance that can be introduced by the buses and the buses 32 should cover less than all of the topmost surface between gate 24 and source electrode 20. The buses should have a sufficient number so that current effectively spreads from the source electrode 20 into the field plate 30, while not covering too much of the HEMT's active region, with a suitable number of buses 32 being two.


The field plate 30 can alternatively be electrically connected to the source electrode 20 through a conductive path 34 that runs outside of the active regions of the HEMT 10, the field plate and the source electrode 20. As shown in FIG. 1, the path 34 runs outside the active area of the HEMT at the side opposite the gate electrode 28. In alternative embodiments according to the present invention, the conductive path could run outside the active area of the HEMT 10 on the side of the gate electrode 28, or the HEMT 10 could include two or more conductive paths running out the same or different sides of the HEMT 10.


After deposition of the field plate 30 and its connection to the source electrode 20, the active structure can be covered by a dielectric passivation layer (not shown), such as silicon nitride. Methods of forming the dielectric passivation layer are described in detail in the patents and publications referenced above.



FIGS. 3 and 4 show another embodiment of a HEMT 40 according to the present invention having many features that are similar to those in HEMT 10 of FIGS. 1 and 2. For the similar features the same reference numerals are used and the features are introduced without full description with the understanding that the description of the features above applies equally to the HEMT 40.


The HEMT 40 comprises a substrate 12, nucleation layer 14, buffer layer 16, 2DEG 17, barrier layer 18, source electrode 20, drain electrode 22, gate 24, spacer layer 26 and gate electrode 28. The HEMT 40 also comprises a field plate 42 that is formed on the spacer layer 26 primarily between the gate 24 and the drain electrode 22, but also overlapping a portion of the gate 24. For the HEMT 10 in FIGS. 1 and 2, Lgf is small, which can present some difficulties during fabrication. By having the field plate 42 overlap the gate 24 the HEMT 40 can be fabricated without having to meet the tolerances of Lgf. The overlapping section of the field plate 42, however, can introduce additional unwanted capacitance. In determining whether to use a field plate 30 or 42 the ease of manufacturing using field plate 42 must be balanced with the reduced capacitance provided by field plate 30.


The HEMT 40 also comprises either buses 44 or a conductive path 46 to electrically connect the field plate 42 to the source electrode 20. After deposition of the field plate 42 and its connection to the source electrode 20, the active structure can also be covered by a dielectric passivation layer (not shown), such as silicon nitride.



FIG. 5 shows a table 50 comparing the operating characteristics of GaN based HEMTs with no field plate to HEMTs having a field plate connected to the gate, and field plate connected to the source. The tests were conducted on HEMTs having a gate length (Lg)=0.5 microns, field plate length (Lf)=1.1 microns, and a device width (w)=500 microns. HEMTs with source connected field plates exhibit improved maximum stable gain (MSG) and reduced reverse power transmission (S12). Compared to the non field plate device, S12 of a HEMT with a gate connected field plate is increased by 71% at 4 GHz, while that of the device with a source connected field plate is actually reduced by 28%. The reduction in S12 for the latter in comparison with the non field plate device is attributed to the Faraday shielding effect by the grounded field plate. As a result, at 4 GHz the source connected field plate device exhibits a MSG 1.3 dB higher than the non field plate device and 5.2 dB higher than the gate connected field plate device. This advantage for source connected field plate devices was maintained at higher biases. Large signal performance was characterized by load-pull power measurement at 4 GHz. Both the gate connected field plate and source connected field plate devices outperformed the non field plate devices in both output power and power added efficiency (PAE) at 48V and above, while the source connected field plate devices consistently registered large signal gains 5-7 dB higher than that of the gate connected field plate devices.



FIG. 6 is a graph 60 showing the performance of a gate connected field plate device, and FIG. 7 is a graph 70 showing the performance of a source connected field plate device. Both field plate devices were able to operate at 118 V dc bias wherein tuning was optimized for the best combination of gain, PAE and output power at 3 dB compression (P3db). While both devices generate power densities of approximately 20 W/mm, the source connected field plate device provides a 7 dB higher associated gain. With the achieved large-signal gain of 21 dB at 4 GHz and the estimated voltage swing of 224V, the voltage-frequency-gain product approaches 10 kV-GHz.


The source connected field plate arrangement according to the present invention can be used in many different HEMTs beyond those described above. For example, FIG. 8 shows another embodiment of a HEMT 80 according to the present invention that has many features similar to those in HEMTs 10 and 40, including a substrate 12, nucleation layer 14, buffer layer 16, 2DEG 17, barrier layer 18, source electrode 20, and drain electrode 22. HEMT 80, however, has a gamma (Γ) shaped gate 82 that is particularly adapted to high frequency operation. The gate length (Lg) is one of the important device dimensions in determining the speed of the device, and with higher frequency devices the gate length is shorter. Shorter gate length can lead to high resistance that can negatively impact high frequency operation. T-gates are commonly used in high frequency operation, but it can be difficult to achieve a well-coupled placement of a field plate with a T-gate.


The gamma gate 82 provides for low gate resistance and allows for controlled definition of the gate footprint. A spacer layer 84 is included that covers the gamma gate 82 and the surface of barrier layer 18 between the gamma gate 82 and the source and drain electrodes 20, 22. A space can remain between the horizontal portion of the gamma gate 82 and the top of the spacer layer 84. The HEMT 80 also includes a field plate 86 on the spacer layer 84 that overlaps that gamma gate 82, with the field plate 86 preferably deposited on the side of the gamma gate 82 not having a horizontal overhanging section. This arrangement allows for tight placement and effective coupling between the field plate 86 and the active layers below it. In other gamma gate embodiments the field plate can be similarly arranged to field plate 86, but instead of overlapping the gate, there can be a space between the edge of the gate and the field plate similar to space Lgf shown in FIG. 2.


The field plate 86 can be electrically connected to the source electrode 20 in many different ways. Because of the space between the lower surface of the horizontal section of the gate 82 and the spacer layer 84, it can be difficult to provide a conductive path directly between the field plate 86 and the source electrode 20. Instead, conductive path can be included between the field plate and the source electrode 20 that runs outside the active area of the HEMT 80. Alternatively, the gamma gate 82 can be completely covered by the spacer layer 84 with the space under the gate's horizontal section filled. Conductive paths can then run directly from the field plate 86 to the source electrode over the spacer layer 84. The active structure can then be covered by a dielectric passivation layer (not shown).



FIG. 9 shows still another HEMT 90 according to the present invention that can also be arranged with a source connected field plate. HEMT 90 also has many features similar to those in HEMTs 10 and 40 in FIGS. 1-4, including a substrate 12, nucleation layer 14, buffer layer 16, 2DEG 17, barrier layer 18, source electrode 20, and drain electrode 22. The gate 92, however, is recessed in the barrier layer 18, and is covered by a spacer layer 94. In other embodiments the bottom surface of the gate can be only partially recessed or different portions of the gate can be recessed to different depths in the barrier layer 18. A field plate 96 is arranged on the spacer layer 94 and is electrically connected to the source electrode 20 and the active structure can be covered by a dielectric passivation layer (not shown).


The embodiments above provide wide bandgap transistors, particularly HEMTs, with improved power at microwave and millimeter wave frequencies. The HEMTs exhibit simultaneous high gain, high power, and more stable operation due to higher input-output isolation. The structure could be extended to larger dimensions for high voltage applications at lower frequencies.


Although the present invention has been described in considerable detail with reference to certain preferred configurations thereof, other versions are possible. The field plate arrangement can be used in many different devices. The field plates can also have many different shapes and can be connected to the source electrode in many different ways. The spirit and scope of the invention should not be limited to the preferred versions of the invention described above.

Claims
  • 1. A high electron mobility transistor (HEMT), comprising: a plurality of active semiconductor layers on a substrate;a two dimensional electron gas (2DEG) at the heterointerface between two of said plurality of active layers;source and drain electrodes in contact with said 2DEG;a gate between said source and drain electrodes and on said plurality of active layers;a spacer layer on at least part of the surface of said plurality of active layers between said gate and said drain electrode;a field plate on said spacer layer; andat least one conductive path electrically connecting said field plate to said source electrode, said at least one conductive path covering less than all of the topmost surface between said gate and said source electrode, wherein the cross section of said gate is defined by a gamma shape.
  • 2. A transistor, comprising: an active semiconductor layer;source and drain electrodes on said active semiconductor layer;a gate on said active semiconductor layer between said source and drain electrodes, said gate comprising a vertical portion and a horizontal portion;a non-conducting spacer layer on said gate; anda field plate on said spacer layer, said field plate electrically connected to said source electrode by a conductive structure covering less than all of the semiconductor layer between said gate and said source electrode;wherein said horizontal portion of said gate is separated from said active semiconductor layer by said spacer layer or a space.
  • 3. The transistor of claim 2, wherein said field plate overlaps said gate horizontal portion.
  • 4. The transistor of claim 2, wherein said spacer layer electrically isolates said gate from said field plate.
  • 5. The transistor of claim 2, wherein said spacer layer covers at least part of the surface of said active semiconductor layer between said gate and said drain.
  • 6. The transistor of claim 5, wherein said field plate overlaps a portion of said surface of said semiconductor layer between said gate and said drain.
  • 7. The transistor of claim 2, wherein said conductive structure comprises one or more conductive buses running over said active semiconductor layer.
  • 8. The transistor of claim 7, wherein said one or more conductive buses cover less than all of the semiconductor layer between said gate and said source electrode.
  • 9. The transistor of claim 7, wherein said one or more conductive buses are electrically isolated from said semiconductor layer.
  • 10. The transistor of claim 2, wherein said conductive structure comprises one or more conductive paths running not directly over said semiconductor layer.
  • 11. The transistor of claim 2, wherein said transistor is a high electron mobility transistor.
  • 12. A high electron mobility transistor (HEMT), comprising: at least two active semiconductor layers;a two dimensional electron gas (2DEG) on the interface between at least two active semiconductor layers;source and drain electrodes on said active semiconductor layers;a gate on said active semiconductor layers between said source and drain electrodes, said gate comprising a vertical portion and a horizontal portion;a field plate over and electrically isolated from said gate, wherein said field plate is electrically connected to said source electrode by a conductive structure covering less than all of the semiconductor layers between said gate and said source electrode;wherein a portion of said gate is exposed.
  • 13. The HEMT of claim 12, further comprising a spacer layer between said gate and said field plate.
  • 14. The HEMT of claim 12, wherein said field plate overlaps said gate horizontal portion.
  • 15. The HEMT of claim 13, wherein said spacer layer electrically isolates said gate from said field plate.
  • 16. The HEMT of claim 13, wherein said spacer layer also covers at least part of the surface of said at least two active semiconductor layers between said gate and said drain.
  • 17. The HEMT of claim 16, wherein said field plate overlaps a portion of said surface of said at least two active semiconductor layers between said gate and said drain.
  • 18. The HEMT of claim 12, wherein said field plate is connected to said source by a conductive structure.
  • 19. The HEMT of claim 18, wherein said conductive structure comprises one or more conductive buses running over and electrically isolated from said at least two active semiconductor layers.
  • 20. The HEMT of claim 18, wherein said conductive structure comprises one or more conductive paths running not directly over said at least two active semiconductor layers.
  • 21. A transistor, comprising: a plurality of semiconductor layers;source and drain electrodes on said plurality of semiconductor layers;a gate on said plurality of semiconductor layers between said source and drain electrodes, wherein said gate is recessed in said plurality of semiconductor layers;a spacer layer on said gate; anda field plate on said spacer layer, and electrically connected to said source electrode by a conductive structure covering less than all of said plurality of semiconductor layers between said gate and said source electrode.
  • 22. The HEMT of claim 1, wherein said conductive path comprises two or more conductive buses running over said active semiconductor layers.
  • 23. The HEMT of claim 1, wherein said conductive path comprises three or more conductive buses running over said active semiconductor layers.
  • 24. The transistor of claim 2, wherein said conductive structure comprises two or more conductive buses running over said active semiconductor layer.
  • 25. The transistor of claim 2, wherein said conductive structure comprises three or more conductive buses running over said active semiconductor layer.
  • 26. The HEMT of claim 12, wherein said conductive structure comprises two or more conductive buses running over said active semiconductor layers.
  • 27. The HEMT of claim 12, wherein said conductive structure comprises three or more conductive buses running over said active semiconductor layers.
  • 28. The transistor of claim 21, wherein said conductive structure comprises two or more conductive buses running over said plurality of semiconductor layers.
  • 29. The transistor of claim 21, wherein said conductive structure comprises three or more conductive buses running over said plurality of semiconductor layers.
Parent Case Info

This application is a continuation of, and claims the benefit of, U.S. patent application Ser. No. 12/437,505 filed on May 7, 2009, which is a divisional of, and claims the benefit of, U.S. patent application Ser. No. 10/958,970, filed on Oct. 4, 2004, which claims the benefit of provisional application Ser. No. 60/570,519 to Wu et al., which was filed on May 11, 2004.

Government Interests

This invention was made with Government support under ONR/DARPA Government Contract No. N00014-02-0306. The Government has certain rights in this invention.

US Referenced Citations (112)
Number Name Date Kind
4290077 Ronen Sep 1981 A
4551905 Chao et al. Nov 1985 A
4766474 Nakagawa et al. Aug 1988 A
4947232 Ashida et al. Aug 1990 A
5053348 Mishra et al. Oct 1991 A
5187552 Hendrickson et al. Feb 1993 A
5192987 Khan et al. Mar 1993 A
5196359 Shih et al. Mar 1993 A
5290393 Nakamura Mar 1994 A
5296395 Khan et al. Mar 1994 A
5393993 Edmond et al. Feb 1995 A
5399886 Hasegawa Mar 1995 A
5470767 Nakamoto et al. Nov 1995 A
5523589 Edmond et al. Jun 1996 A
5569937 Bhatnagar et al. Oct 1996 A
5652179 Strifler et al. Jul 1997 A
5686738 Moustakas Nov 1997 A
5701019 Matsumoto et al. Dec 1997 A
5710455 Bhatnagar et al. Jan 1998 A
5739554 Edmond et al. Apr 1998 A
5780900 Suzuki et al. Jul 1998 A
5929467 Kawai et al. Jul 1999 A
5959307 Nakamura et al. Sep 1999 A
6033948 Kwon et al. Mar 2000 A
6057564 Rennie May 2000 A
6100571 Mizuta et al. Aug 2000 A
6127703 Letavic et al. Oct 2000 A
6140169 Kawai et al. Oct 2000 A
6242766 Tateno Jun 2001 B1
6307232 Akiyama et al. Oct 2001 B1
6316793 Sheppard et al. Nov 2001 B1
6346451 Simpson 4 Feb 2002 B1
6445038 Tihanyi Sep 2002 B1
6468878 Petruzzello et al. Oct 2002 B1
6475857 Kim Nov 2002 B1
6483135 Mizuta et al. Nov 2002 B1
6486502 Sheppard et al. Nov 2002 B1
6495409 Manfra et al. Dec 2002 B1
6559513 Miller et al. May 2003 B1
6584333 Gauss et al. Jun 2003 B1
6586781 Wu et al. Jul 2003 B2
6586813 Nagahara Jul 2003 B2
6620688 Woo et al. Sep 2003 B2
6621121 Baliga Sep 2003 B2
6624488 Kim Sep 2003 B1
6627473 Oikawa et al. Sep 2003 B1
6686616 Allen et al. Feb 2004 B1
6690042 Khan et al. Feb 2004 B2
6740535 Singh et al. May 2004 B2
6838325 Whelan et al. Jan 2005 B2
6891235 Furukawa et al. May 2005 B1
6933544 Saito et al. Aug 2005 B2
6940090 Saito et al. Sep 2005 B2
6972440 Singh et al. Dec 2005 B2
7012286 Inai et al. Mar 2006 B2
7038252 Saito et al. May 2006 B2
7071498 Johnson et al. Jul 2006 B2
7075125 Saito et al. Jul 2006 B2
7126426 Mishra et al. Oct 2006 B2
7229903 Li et al. Jun 2007 B2
7282423 Furukawa et al. Oct 2007 B2
7465967 Smith et al. Dec 2008 B2
7501669 Parikh et al. Mar 2009 B2
7506015 Graham Mar 2009 B1
7508015 Saito et al. Mar 2009 B2
7550783 Wu et al. Jun 2009 B2
7573078 Wu et al. Aug 2009 B2
7800131 Miyamoto et al. Sep 2010 B2
7812369 Chini et al. Oct 2010 B2
7863648 Miyamoto et al. Jan 2011 B2
7915644 Wu et al. Mar 2011 B2
8120066 Lanzieri et al. Feb 2012 B2
20010015446 Inoue et al. Aug 2001 A1
20010023964 Wu et al. Sep 2001 A1
20020005528 Nagahara Jan 2002 A1
20020017648 Kasahara et al. Feb 2002 A1
20020105028 Tatsuhiko Aug 2002 A1
20020137318 Peake et al. Sep 2002 A1
20020139995 Inoue et al. Oct 2002 A1
20020155646 Petruzzello et al. Oct 2002 A1
20020167023 Chavarkar et al. Nov 2002 A1
20030006437 Mizuta et al. Jan 2003 A1
20030020092 Parikh et al. Jan 2003 A1
20030075719 Saptharishi Apr 2003 A1
20030107081 Lee et al. Jun 2003 A1
20030132463 Miyoshi Jul 2003 A1
20030183844 Yokoyama et al. Oct 2003 A1
20030183886 Inoue Oct 2003 A1
20030222327 Yamaguchi et al. Dec 2003 A1
20040021152 Nguyen et al. Feb 2004 A1
20040029330 Hussain et al. Feb 2004 A1
20040124435 D'Evelyn et al. Jul 2004 A1
20040188775 Peake et al. Sep 2004 A1
20050051796 Parikh et al. Mar 2005 A1
20050051800 Mishra et al. Mar 2005 A1
20050062069 Saito et al. Mar 2005 A1
20050082611 Peake et al. Apr 2005 A1
20050110042 Saito et al. May 2005 A1
20050124100 Robinson Jun 2005 A1
20050133818 Johnson et al. Jun 2005 A1
20050189559 Saito et al. Sep 2005 A1
20050208722 Peake et al. Sep 2005 A1
20050253167 Wu et al. Nov 2005 A1
20050253168 Wu et al. Nov 2005 A1
20060006415 Wu et al. Jan 2006 A1
20060011915 Saito et al. Jan 2006 A1
20060043416 Li et al. Mar 2006 A1
20060071247 Chen et al. Apr 2006 A1
20060081877 Kohji et al. Apr 2006 A1
20060202272 Wu et al. Sep 2006 A1
20090267116 Wu et al. Oct 2009 A1
20120132959 Parikh et al. May 2012 A1
Foreign Referenced Citations (42)
Number Date Country
1428870 Jul 2003 CN
1639875 Jul 2005 CN
0069429 Jan 1983 EP
0792028 Jun 1997 EP
0792028 Aug 1997 EP
1336989 Aug 2003 EP
62237763 Oct 1987 JP
62237763 Oct 1987 JP
63-087773 Apr 1988 JP
06-349859 Dec 1994 JP
6349859 Dec 1994 JP
07176544 Jul 1995 JP
09232827 Sep 1997 JP
1197455 Apr 1999 JP
11-274174 Oct 1999 JP
11274174 Oct 1999 JP
2000-003919 Jan 2000 JP
2000-100831 Apr 2000 JP
2000100831 Apr 2000 JP
2000-164926 Jun 2000 JP
2002-270830 Mar 2001 JP
2001-230263 Aug 2001 JP
2001-230407 Aug 2001 JP
2002-016245 Jan 2002 JP
2002270830 Sep 2002 JP
2003203923 Jul 2003 JP
2003-297854 Oct 2003 JP
2003297854 Oct 2003 JP
2005527102 Sep 2005 JP
2007019560 Jan 2007 JP
579600 Mar 2004 TW
I2230978 Apr 2005 TW
WO 9908323 Feb 1999 WO
WO 03032397 Apr 2003 WO
WO 03036729 May 2003 WO
WO 03036729 May 2003 WO
WO 03038905 May 2003 WO
WO2004068590 Aug 2004 WO
WO 2004068590 Aug 2004 WO
WO 2006025971 Jul 2005 WO
WO 2005114743 Dec 2005 WO
WO 2006025971 Mar 2006 WO
Non-Patent Literature Citations (133)
Entry
Saito et al. “Design and Demonstration of High Breakdown Voltage GAN High Electron Mobility Transistor (HEMT) Using Field Plate Structure for Power Electronics Applications”, Japanese Journal of Applied Physics, Japan Society of Applied Physics, Tokyo, JP vol. 43, No. 4B, Apr. 2004 pp. 2239-2242, XP001227744, ISSN: 0021-4922.
Saito et al. Solid State Electronics, Theoretical Limit Estimation of Lateral Wide Bandgap Semiconductor Power-Switching Device Apr. 1, 2003, p. 1555-1562.
Saito et al. “High Breakdown Voltage AlGaN-GaN Power HENT Design and High Current Density Switching Behavior”, IEEE Transactions on Electron Devices, vol. 50, No. 12, Dec. 2003, pp. 2528-2531.
Heikman et al. “Growth of FE Doped Semi-Insulating GaN by Metalorganic Chemical Vapor Deposition” Applied Physics Letters, vol. 81, No. 3, Jul. 2002, pp. 439-441.
Heikman, Growth and Characteristics of FE-Doped GaN, Journal of Crystal Growth 248 (2003), 513-517.
IEEE Electron Device Letters, vol. 18, No. 10, (Oct. 1997), p. 492.
Wu at al. “High Al Content AlGaN/GaN Hemts With Very High Performance”, IEDM 1999 Digest pp. 925-927, Washington, D.C. Dec. 1999.
IEEE Transactions on Electron Devices, vol. 48, No. 3 Mar. 2001, p. 581-585.
Kahn at al., “AlGaN/GaN Metal-Oxide-Semiconductor Heterostructure Field-Effect Transistors on SIC Substrates”, Applied Physics Letters, American Institute of Physics. New York, US, vol. 77, No. 9, Aug. 2000, p. 1339-1341, XP000951319 ISSN: 0003-6951.
Lu at al. “P-Type SiGe Transistors With Low Gate Leakage Using Sin Gate Dielectric”, IEEE Electron Device Letters, IEEE, Inc., New York, US, vol. 20, No. 10, Oct. 1999, p. 514-516, XP000890470, ISSN: 0741-3106.
Zhang N-Q at al., “High Breakdown GaN HEMT With Overlapping Gate Structure”, IEEE Electron Device Letters, Letters, IEEE, Inc. New York, US, vol. 9, Sep. 2000, p. 373-375, XP000954354, ISSN: 0741-3106.
S. Karmalkar, U.K. Mishra, “Very High Voltage ALGaN/GaN High Electron Mobility Transistors Using a Field Plate Deposited on a Stepped Insulator.” Solid-State Electronics vol. 45, (2001) pp. 1645-1652.
W. Saito et al., “600V ALGaN/GaN Power-HEMT: Design, Fabrication and Demonstration on High Voltage DC-DC Converter.” IEEE IEDM vol. 23, No. 7, (2003) pp. 587-590.
Wu et al., “High-Gain Microwave GaN HEMTS With Source-Terminated Field-Plates”, Cree Santa Barbara Technology Center.
Wu et al., “30-W/MM GaN HEMTS by Field Plate Optimization”, IEEE,vol. 25, No. 3, Mar. 2004, p. 117-119.
Gaska et al., “High Temperature Performance of AlGaN/GaN HFET's on SiC Substrates.” IEEE Electron Device Letters vol. 18, No. 10, (Oct. 1997) p. 492.
Ping et al., “DC and Microwave Performance of High Current ALGaN Heterostructure Field Effect Transistors Grown on P-Type SiC Substrates.” IEEE Electron Letters vol. 19, No. 2, (Feb. 1998) p. 54.
L. Eastman, K. Chu, J. Smart, J. R. Shealy, “GaN Materials for High Power Microwave Amplifiers.” Materials Research Society vol. 512 WOCSEMMAD, Monterey, CA (Feb. 1998) p. 3-7.
G. Sullivan et al., “High Power 10-GHz Operation of ALGaN HFET's in Insulating SiC.” IEEE Electron Device Letters vol. 19, No. 6, (Jun. 1998) p. 198.
Wu et al., “High Al-Content ALGaN/GaN MODFETs for Ultrhigh Performance.” IEEE Electron Device Letters vol. 19, No. 2, (Feb. 1998) p. 50.
Y. Ando, et al., “10-W/mm ALGaN-GaN HFET With a Field Modulating Plate.” IEEE Electron Device Letters vol. 24, No. 5, (May 2003) p. 289-292.
CRC Press, The Electrical Engineering Handbook, Second Edition, DORF, (1997) p. 994.
B. Gelmont, K. Kim, and M. Shur. “Monte Carlo Simulation of Electron Transport in Gallium Nitrate.” Journal of Applied Physics, vol. 74, Issue 3, (Aug. 1, 1993) p. 1818.
R. Gaska, J.W. Yang, A. Osinsky, Q. Chen, M.A. Khan, A.O. Orlov, G.L. Snider, M.S. Shur. “Electron Transport in ALGaN Heterostructures Grown on 6H-SiC Substrates.” Applied Physics Letters, vol. 72, 6 (Feb. 9, 1998) p. 707.
Y. F. Wu et. al. “GaN-Based FETs for Microwave Power Amplification.” IEICE Transactions on Electronics, E-82-C, (1999) p. 1895.
Y.F. Wu, D. Kapolnek, J.P. Ibettson, P. Parikh, B.P. Keller, and U.K. Mishra. “Very-High Power Density ALGaN/GaN HEMTs.” IEEE Transactions on Electronic Devices, vol. 48, Issue 3 (Mar. 2001) p. 586.
M. Micovic, A. Kurdoghlian, P. Janke, P. Hashimoto, D.W.S. Wong, J. S. Moon, L. McRay, and C. Nguyen. “ALGaN/GaN Heterojunction Field Effect Transistors Grown by Nitrogen Plasma Assisted Molecular Beam Epitaxy.” IEEE Transactions on Electronic Devices, vol. 48, Issue 3, (Mar. 2001).
Japanese Patent Application No. 2003-081849 (Laid-open No. 2004-289038) Patent Abstracts of Japan.
Official Notice of Rejection mailed on Jun. 24, 2008, Japanese Patent Application No. 2006-526270 and comments.
First Office Action re related Chinese Application No. 200580015278.5, Dated May 9, 2008.
European Examination Report Application No. 05731252.2-2203 Dated: Jul. 30, 2008.
First Office Action from related China, Application No. 200480032782.1, Dated: Jul. 18, 2008.
Office Action from related, U.S. Appl. No. 11/807,701, dated Aug. 22, 2008.
Office Action from related, U.S. Appl. No. 10/958,970, dated Sep. 10, 2008.
PCT International Preliminary Report for Group of Related Applications, PCT/US05/09884, Dated: Aug. 25, 2008.
Second Office Action from related China Application No. 200580015278.5, Dated: Dec. 19, 2008.
Communication Pursuant to Article 94(3) EPC re: related European Application No. 07018026.0.
Patent Abstracts of Japan, Pub. No. 07176544, Pub. Date: Jul. 14, 1995.
Official Notice of Final Decision of Rejection re Japan Patent App. No. 2006-526270, Dated: Jan. 23, 2009.
Third Office Action regarding related Chinese Application No. 200580015278.5, dated: May 15, 2009.
First Official Communication regarding the related European Application No. 07018026.0, Dated: Dec. 17, 2008.
Japanese Patent Application Laid-open No. 22002-016245 Patent Abstracts of Japan.
Japanese Patent Application Laid-open No. 2001230407 Patent Abstracts of Japan.
Japanese Patent Application Laid-open No. 2002-343814 Patent Abstracts of Japan.
Japanese Patent Application Laid-open No. 63-087773 Patent Abstracts of Japan.
Japanese Patent Application Laid-open No. 2001-230263 Patent Abstracts of Japan.
Japanese Patent Application No. 2003-307916 (Laid-open No. 2005-079346) Patent Abstracts of Japan.
Asano K et al: “Novel High Power AlGaAs/GaAs HFET With a Field-Modulating Plate Operated At 35 V Drain Voltage”, Electron Devices Meeting, 1998. IDM '98 Technical Digest. International San Francisco, CA USA Dec. 6-9, 1998, Piscataway, NJ, USA IEEE US, Dec. 6, 1998, pp. 59-62 XP010321500.
Wakejima A et al, “High Power Density and Low Distortion Ingap Channel FETs With Field-Modulating Plate”, IEICE Transactions on Electronics, Institute of Electronics Information and Comm. Eng. Tokyo, JP, vol. 885-C, No. 12, Dec. 2002, pp. 2041-2045, XP001161324.
Mok P K T et al, “A Novel High-Voltage High-Speed MESFET Using a Standard Gaas Digital IC Process” IEEE Transactions on Electron Devices, IEEE Inc. New York, US. vol. 41, No. 2, Feb. 1, 1994, pp. 246-250, XP000478051.
Li J, et al “High Breakdown Voltage GaN HFET With Field Palte” Electronics Letters, IEE Stevenage, GB vol. 37, No. 3, Feb. 1, 2001, pp. 196-197, XP006016221.
Xing H. et al. “High Breakdown Voltage AlGaN-GaN HEMTs Achieved by Multiple Field Plates” IEEE Electron Device Letters, IEEE Inc. New York, US. vol. 25, No. 4, Apr. 2004, pp. 161-163, XP001190361.
Tilak, et al., “Effect of Passivation on AlGaN/GaN HEMT Device Performance” 2000 IEEE International Symposium on Compound Semiconductors. Proceedings of the IEEE 27th International Symposium on Compound Semiconductors (Cat. No. 00TH 8498), 2000 IEEE International Symposium on Compound Semiconductors Proceedings of the, p. 357-363, XP002239700, 2000 Piscataway, NJ, USA, IEEE, US ISBN: 0-7803-6258-6.
Second Office Action from Chinese application No. 200580014868.6, dated: Feb. 24, 2010.
Office Action from European Patent Application No. 05756258.9, date: Jun. 10, 2010.
Notice of Allowance from U.S. Appl. No. 12/437,505, mailed Nov. 17, 2010.
Office Action from U.S. Appl. No. 12/437,505, mailed Jul. 21, 2010.
Response to Office Action U.S. Appl. No. 12/437,505, filed Oct. 15, 2010.
Notice of Allowance from U.S. Appl. No. 10/958,970, mailed: Feb. 10, 2009.
Office Action from U.S. Appl. No. 10/958,970, mailed Sep. 10, 2008.
Office Action from U.S. Appl. No. 10/958,970, mailed Jun. 11, 2008.
Office Action from U.S. Appl. No. 10/958,970, mailed Jan. 8, 2008.
Response to Office Action U.S. Appl. No. 10/958,970, filed Jun. 9, 2008.
Office Action from U.S. Appl. No. 10/958,970, mailed Mar. 29, 2007.
Response to Office Action U.S. Appl. No. 10/958,970, filed Oct. 1, 2007.
Affidavit Under 37 CFR 1.131, U.S. Appl. No. 10/958,970, filed Oct. 1, 2007.
Office Action U.S. Appl. No. 10/958,970, mailed: Jun. 29, 2006.
Response to Office Action U.S. Appl. No. 10/953,970, filed Dec. 29, 2006.
Office Action U.S. Appl. No. 10/958,970, mailed Nov. 10, 2005.
Response to Office Action U.S. Appl. No. 10/958,970, filed Apr. 10, 2006.
“High Power Density and Low Distortion InGaP Channel FET's with Field-Modulating Plate”, Wakejima, et al., IEICE Trans Electron. vol. E85-C, No. 12, Dec. 2002, pp. 2041-2045.
“Very high voltage AlGaN/GaN high electron mobility transistors using a field plate deposited on a stepped insulator”, Karmalker, et al., Solid-State Electronics 45 (2001) pp. 1645-1652.
Extended European Search Report from Appl. No. 11183396-8-2203/2432021, dated: Feb. 22, 2012.
Extended European Search Report from Appl. No. 11183404.0-2203, dated: Feb. 28, 2012.
Examiner's Report from Canadian Appl. No. 2566361, Dated: Feb. 7, 2012.
Extended European Search Report from Application No. 11183655.7-2203, dated: Mar. 1, 2012.
Examiner's Report for Canadian Patent Application No. 2,566,756, dated Feb. 16, 2012.
Examiner's Report for Canadian Patent Application No. 2,564,955, dated Feb. 24, 2012.
Summary of Notice of Reasons for Rejection, Japanese Patent Application No. 2008-500703. dated Jan. 10, 2012.
Summary of Notice of Reasons for Rejection, Japanese Patent Application No. 2007-238147, dated Jan. 24, 2012.
Notification of Rejection/Objection from Chinese Patent Application No. 200580014868.6 dated Aug. 11, 2010.
Extended Search Report for counterpart European Patent Application No. 10183441.4 dated Dec. 2, 2010.
Extended Search Report for counterpart European Patent Application No. 10183607.0 dated Dec. 6, 2010.
Notice Regarding Submission of Opinion in Korean Patent Application No. 10-2006-7004682 dated Feb. 17, 2011.
Supplemental Examination in counterpart European Patent Application No. 05731252.2 dated May 11, 2011.
Office Action for Taiwan Patent Application No. 09312733 dated Apr. 29, 2011.
Office Action for counterpart Korean Patent Application No. 10-2006-7026090 mailed May 17, 2011.
Office Action for counterpart Taiwan Patent Application No. 094111532 issued Jul. 4, 2011.
Office Action for Korean Patent Application No. 10-2006-7026207 mailed Jul. 26, 2011.
Summary of Notice of Reasons for Rejection for counterpart Japanese Patent Application No. JP 2007-513132 mailed Sep. 13, 2011.
Summary of Notice of Reasons for Rejection for Japanese Patent Application No. JP 2007-513155 mailed Sep. 13, 2011.
Office Action from U.S. Appl. No. 10/786,755, dated Jun. 22, 2011.
Office Action from U.S. Appl. No. 11/807,701, dated May 18, 2010.
Office Action from U.S. Appl. No. 11/807,701, dated Jan. 26, 2010.
Office Action from U.S. Appl. No. 12/321,493, dated Aug. 18, 2010.
Office Action from U.S. Appl. No. 12/321,493, dated Jun. 23, 2011.
Office Action from U.S. Appl. No. 12/321,493, dated Jan. 26, 2011.
Office Action from U.S. Appl. No. 12/437,505, dated Jul. 21, 2010.
Office Action from U.S. Appl. No. 12/497,468, dated Aug. 18, 2011.
Office Action from U.S. Appl. No. 12/497,468, dated Mar. 7, 2011.
Office Action from U.S. Appl. No. 10/958,945, dated Sep. 23, 2011.
Office Action from U.S. Appl. No. 10/958,945, dated Apr. 1, 2011.
Office Action from U.S. Appl. No. 10/958,945, dated Sep. 1, 2010.
Office Action from U.S. Appl. No. 10/958,945, dated Jan. 28, 2010.
Office Action from U.S. Appl. No. 11/078,265, dated Jun. 15, 2011.
Office Action from U.S. Appl. No. 11/078,265, dated Jan. 20, 2010.
Office Action from U.S. Appl. No. 11/600,617, dated Dec. 22, 2009.
Office Action from U.S. Appl. No. 11/584,135, dated Jun. 15, 2011.
Office Action from U.S. Appl. No. 11/901,103, dated Feb. 11, 2011.
Office Action from U.S. Appl. No. 11/901,103, dated Jun. 8, 2010.
Summary of Notice of Reasons for Rejection for Japanese Patent Application No. 2007-513167 dated Dec. 6, 2011.
Decision of Rejection for counterpart Japanese Patent Application No. 2006-526270 dated Dec. 13, 2011.
Office Action and Search Report from Taiwanese Patent Application No. 093127333, dated Jul. 5, 2012.
Office Action and Search Report from Taiwanese Patent Application No 095103561, dated Jul. 24, 2012.
Interrogation from Japanese Patent Application No. 2007-513132, dated Sep. 25, 2012.
Office Action from Taiwanese Patent Application No. 094114829, dated May 29, 2012.
Notice of Reasons for Rejection for Japanese Patent Appl. No. 2007-513167, dated Jan. 9, 2013.
European Search Report from European Patent Application No. 12171403.4-2203/2515339, dated Nov. 12, 2012.
European Search Report from European Patent Application No. 12171401.8-2203/2515338, dated Nov. 13, 2012.
Decision of Rejection from Japanese Patent Application No. 2008-500703, dated Nov. 20, 2012.
Decision of Rejection from Japanese Patent Application No. 2007-513155, dated Nov. 13, 2012.
Examination Report for European Patent Application No. 05756258.9 dated Dec. 11, 2012.
Office Action from Taiwanese Patent Application No 094111532, dated Nov. 23, 2012.
Pretrial Examination Communication from Examiner from Japanese Patent Appl. No. 2008-500703, Appeal No. 2013-05298. dated Jun. 3. 2013.
Office Action from U.S. Appl. No. 10/958,945, dated May 15, 2013.
Response to Office Action U.S. Appl. No. 10/958,945, dated Mar. 14, 2013.
Office Action from U.S. Appl. No. 10/958,945, dated Mar. 14, 2013.
Office Action from U.S. Appl. No. 12/497,468, dated Mar. 12, 2013.
Response to Office Action U.S. Appl. No. 12/497,468, dated Nov. 20, 2012.
Office Action from U.S. Appl. No. 12/497,468, dated Nov. 20, 2012.
Office Action from U.S. Appl. No. 13/245,579, dated Jan. 31, 2013.
Office Action from U.S. Appl. No. 10/958,945. dated Mar. 14, 2013.
Office Action from U.S. Appl. No, 12/497,468, dated Nov. 20, 2012.
Related Publications (1)
Number Date Country
20110169054 A1 Jul 2011 US
Provisional Applications (1)
Number Date Country
60570519 May 2004 US
Divisions (1)
Number Date Country
Parent 10958970 Oct 2004 US
Child 12437505 US
Continuations (1)
Number Date Country
Parent 12437505 May 2009 US
Child 13072449 US