Claims
- 1. A method for forming a wiring structure in a semiconductor device, comprising:(a) forming an insulating layer of a low dielectric constant material having a relative dielectric constant of 3.5 or less and a pyrolysis initiation temperature of 400° C. or lower on a substratum and then forming an opening portion and/or a trench portion in the insulating layer, (b) forming a barrier metal layer on the insulating layer including an inside of the opening portion and/or the trench portion, (c) forming a layer on the barrier metal layer that is composed of a metal or a metal compound which is less easily oxidizable than a material constituting the barrier metal layer, and (d) forming a refractory metal layer on the layer formed on the barrier metal layer, to fill the inside of the opening portion and/or trench portion with the refractory metal layer, in which the layer formed on the barrier metal layer has a compression stress, and the refractory metal layer has a tensile stress, where the absolute value of a difference between the absolute value of the compression stress of the metal layer and the absolute value of the tensile stress of the refractory metal layer is 2×109 Pa or less.
- 2. The method for forming a wiring structure in a semiconductor device according to claim 1, in which tungsten, molybdenum or tantalum is used as a metal for constituting the layer formed on the barrier metal layer, tungsten is used as a metal for constituting the refractory metal layer, and titanium nitride is used as a material for constituting the barrier metal layer.
- 3. The method for forming a wiring structure in a semiconductor device according to claim 1, in which tungsten nitride, molybdenum nitride or tantalum nitride is used as a metal compound for constituting the layer formed on the barrier metal layer, tungsten is used as a metal for constituting the refractory metal layer, and titanium nitride is used as a material for constituting the barrier metal layer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
P10-372837 |
Dec 1998 |
JP |
|
P10-217365 |
Jul 1998 |
JP |
|
Parent Case Info
This application is a Divisional of application Ser. No. 09/343,549, filed on Jun. 30, 1999, now U.S. Pat. No. 6,337,515.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5739579 |
Chiang et al. |
Apr 1998 |
A |
5847463 |
Trivedi et al. |
Dec 1998 |
A |
5886410 |
Chiang et al. |
Mar 1999 |
A |
6093966 |
Venkatraman et al. |
Jul 2000 |
A |
6150252 |
Hsu et al. |
Nov 2000 |
A |
6340435 |
Bjorkman et al. |
Jan 2002 |
B1 |
Non-Patent Literature Citations (1)
Entry |
Wolf, S., Silicon Processing for the VLSI Era, vol. 2, Lattice Press, pp. 245-252. |