Claims
- 1. A memory, comprising,
- solid state switch means capable of assuming one of two states dependent on a bias signal which is to be applied thereto,
- photovoltaic-ferroelectric means for storing information regarding said bias signal, which information is stored in the form of a remanent polarization in one of two possible directions,
- means for writing said information into said photovoltaic-ferroelectric means,
- illumination means for illuminating said photovoltaic-ferroelectric means when it is desired to generate said bias signal,
- means for applying said generated bias signal to said solid state switch means, and
- variable impedance means connected to said photovoltaic-ferroelectric means and said switch means for assuming a relatively low impedance when said information is written into said photovoltaic-ferroelectric means so that a relatively large write voltage appears across said photovoltaic-ferroelectric means and for assuming a relatively high impedance when said bias signal is generated, to allow said bias signal to be effectively applied to said switch means.
- 2. The memory of claim 1, wherein said solid state switch means includes a control element and said means for writing said information includes signal generating means, and wherein said photovoltaic-ferroelectric means is connected between said signal generating means and said control element.
- 3. The memory of claim 1, wherein said variable impedance means comprises at least a diode.
- 4. The memory of claim 3, wherein said at least a diode comprises two diodes.
- 5. The memory of claim 3, wherein said at least a diode comprises at least a breakdown diode.
- 6. The memory of claim 5, wherein said at least a breakdown diode comprises a pair of breakdown diodes.
- 7. The memory of claim 1, wherein said solid state switch means comprises a JFET and wherein said at least a diode comprises the gate junction of the JFET.
- 8. The memory of claim 1, wherein said means for writing includes bilateral switch means.
- 9. A matrix memory comprising a plurality of memory cells, each cell being a memory as recited in claim 1.
- 10. A matrix memory as recited in claim 9, wherein said means for writing includes a bilateral switch means associated with each row or column of memory cells.
Government Interests
The invention described herein may be manufactured, used, and licensed by or for the United States Government for governmental purposes without the payment to me of any royalty thereon.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4144591 |
Brody |
Mar 1979 |
|