Ho et al., "Si/SiO.sub.2 Interface Oxidation Kinetics: A Physical Model for the Influence of High Substrate Doping Levels" in J. Electrochem. Soc: Sol. State Science & Tech., 9-1979, pp. 1523-1530. |
Sunami et al., "Intermediate Oxide Formation in Double-Polysilicon Gate MOS Structure" in J. Electrochem. Soc.: Sol. State Sci. & Tech., 11-1980, pp. 2499-2505. |
Kamins et al., "Oxidation of Phosphorous-Doped Low Pressure CVD Poly-Si Films" in J. Electrochem. Soc., vol. 126, 5-1979, pp. 838-844. |
Barnes et al., "Low Temperature Differential Oxidation for Double Polysilicon VLSI Devices" in J. Electrochem. Soc., vol. 126, 10-1979, pp. 1779-1785. |
Isaac et al., "Method for Fabricating a Self-Aligned Vertical PNP Transistor" in IBM Technical Disclosure Bulletin, vol. 22, pp. 3393-3396, 1-1980. |