Claims
- 1. A multilayer semiconductor device, comprising:
a dual stacked metal-insulator-metal (MIM) capacitor, including:
a bottom metal layer including a capacitor plate and a wiring level; an intermediate metal layer forming at least a capacitor plate; and a top metal layer including a capacitor plate and a wiring level; a via that electrically contacts the intermediate metal layer; and at least two electrically connected vias that contact the bottom metal layer and the top metal layer.
- 2. The multilayer semiconductor device of claim 1, wherein the dual stacked MIM capacitor further comprises:
a first dielectric layer located between the bottom metal layer and the intermediate metal layer; and a second dielectric layer located between the intermediate metal layer and the top metal layer.
- 3. The multilayer semiconductor of claim 1 further comprising an interlayer dielectric formed on the dual stacked MIM capacitor through which the via and the at least two electrically connected vias are formed.
- 4. The multilayer semiconductor of claim 1, wherein the bottom metal layer, the intermediate metal layer, and the top metal layer comprise at least one of aluminum, copper, tungsten, titanium, tantalum, nitrides of titanium and tantalum, and other transition metals and alloys of these transition metals.
- 5. The multilayer semiconductor of claim 1, wherein a dielectric etchstop layer is deposited below the interlayer dielectric and above the dual stacked MIM capacitor.
- 6. The multilayer semiconductor of claim 5, wherein a thin interlayer dielectric is formed between the top metal layer and the dielectric etchstop layer.
- 7. The multilayer semiconductor of claim 5, wherein the thickness of the dielectric etchstop layer is about 500 ân<< to about 1500 ân<<.
- 8. The multilayer semiconductor of claim 1, further comprising a patterned metal level disposed on top surfaces of the interlayer dielectric, the via that electrically contacts the intermediate metal layer and the at least two electrically connected vias that contact the bottom metal layer and the top metal layer.
- 9. The multilayer semiconductor of claim 8, wherein the patterned metal level comprises at least two unconnected portions, such that, a first unconnected portion contacts the via and a second unconnected portion contacts the at least two electrically connected vias.
- 10. The multilayer semiconductor of claim 9, wherein the at least two electrically connected vias are electrically connected by the second unconnected portion of the patterned metal level.
- 11. A method of fabricating a multilayer semiconductor device, comprising:
forming a stack, including a top metal layer, an intermediate metal layer, and a bottom metal layer, on a substrate; patterning the top metal layer, a portion of which forms a metal plate of a first metal-insulator-metal (MIM) capacitor; patterning the intermediate metal layer, a portion of which forms a metal plate that acts as a metal plate for the first MIM capacitor and for a second MIM capacitor; patterning the bottom metal layer, a portion of which forms a metal plate of the second MIM capacitor, to form a dual stacked MIM capacitor; forming by an anisotropic etch process, a via that contacts the patterned intermediate metal layer and at least two vias that contact the patterned top metal layer and patterned bottom metal layer; and electrically connecting the at least two vias.
- 12. The method of claim 11, further comprising forming an interlayer dielectric above the dual stacked MIM capacitor through which the via and the at least two vias are formed.
- 13. The method of claim 11, further comprising forming a metal level on top surfaces of the interlayer dielectric, the via, and the at least two vias,
wherein the metal level comprises at least two unconnected portions.
- 14. The method of claim 13, wherein one portion of the at least two unconnected portions of the metal level forms a first terminal of the dual stacked MIM capacitor, which is electrically connected by the via to the intermediate metal level, and another portion of the at least two unconnected portions of the metal level forms a second terminal of the dual stacked MIM capacitor, which is electrically connected by the at least two vias to the top metal layer and the bottom metal layer.
- 15. A method of fabricating a multilayer semiconductor device, comprising:
forming a stack, including a top metal layer, an intermediate metal layer, and a bottom metal layer, on a substrate; patterning the top metal layer, a portion of which forms a metal plate of a first metal-insulator-metal (MIM) capacitor; patterning the intermediate metal layer, a portion of which forms a metal plate that acts as a metal plate for the first MIM capacitor and for a second MIM capacitor; patterning the bottom metal layer, a portion of which forms a metal plate of the second MIM capacitor, to form a dual stacked MIM capacitor; depositing a dielectric etchstop layer on the dual stacked MIM capacitor; forming by an anisotropic etch process, a via that contacts a portion of the dielectric etchstop layer on the patterned intermediate metal layer and at least two vias that contact portions of the dielectric etchstop layer on the patterned top metal layer and bottom metal layer; and electrically connecting the at least two vias.
- 16. The method of claim 15, further comprising:
forming a first dielectric layer between the bottom metal layer and the intermediate metal layer of the stack; and forming a second dielectric layer between the intermediate metal layer and the top metal layer of the stack.
- 17. The method of claim 15, further comprising removing portions of the dielectric etchstop layer, where the via and the at least two vias contact the dielectric etchstop layer on the patterned intermediate layer and the patterned top metal layer and bottom metal layer, respectively.
- 18. The method of claim 17, wherein removing the portions of the dielectric etchstop layer is accomplished by a selective via etch chemistry that includes a wet etch or a dry reactive ion etch including any of argon, nitrogen, C4F8 and argon or oxygen, and carbon monoxide.
- 19. The method of claim 17 further comprising forming a thin dielectric layer between the top metal layer and the dielectric etchstop layer.
- 20. The method of claim 17, further comprising forming a metal level on an interlayer dielectric layer, which is formed on the dielectric etchstop layer and through which the via and the at least two vias are formed,
wherein the metal level comprises at least two unconnected portions, one portion of which forms a first terminal of the dual stacked MIM capacitor, which is electrically connected by the via to the intermediate metal level, and another unconnected portion of which forms a second terminal of the dual stacked MIM capacitor, which is electrically connected by the at least two vias to the top metal layer and the bottom metal layer.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is based on Provisional Application No. 60/354,882, filed on Feb. 5, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60354882 |
Feb 2002 |
US |