The subject matter of this patent application may be related to the subject matter of United States Patent Application entitled APPARATUS AND METHOD FOR PREVENTING STICTION OF MEMS DEVICES ENCAPSULATED BY ACTIVE CIRCUITRY filed on even date herewith Ser. No. 13/626,257, which is hereby incorporated herein by reference in its entirety.
The present invention relates generally to shielding and biasing for MEMS devices encapsulated by active circuitry.
It is known to bond an ASIC wafer to a MEMS device wafer to form a wafer-level chip scale package. In such an integrated wafer-level chip scale package, the ASIC wafer is effectively the cap wafer. Depending on the bond seal material thickness or patterned standoff depth, such devices often have a cavity depth on the order of approximately 2-4 micrometers (abbreviated “um” herein). In such devices, the close proximity of MEMS device structures to the ASIC circuitry can result in the MEMS device structures contributing time-varying parasitic capacitance and impedance cross-talk to the circuits that are spaced only a few micrometers away on the ASIC wafer.
In a first embodiment there is provided a method for forming conductive shielding plates on an ASIC wafer having a top circuitry layer. The method involves forming a passivation layer above the top circuitry layer layer, forming a TiN layer above the passivation layer, and selectively etching the TiN layer to form at least one conductive shielding plate.
In various alternative embodiments, forming the passivation layer may involve forming a bottom oxide layer, a middle nitride layer, and a top oxide layer. Selectively etching the TiN layer may form a plurality of standoff bases. The method may further involve forming circuitry configured to place an electrical potential on the at least one conductive shielding plate. Selectively etching the TiN layer may form at least two conductive shielding plates that are electrically connected to one another, in which case the method may further involve forming circuitry configured to place an electrical potential on the electrically connected conductive shielding plates. Selectively etching the TiN layer may form at least two conductive shielding plates that are electrically isolated from one another, in which case the method may further involve forming circuitry capable of placing different electrical potentials on the electrically isolated conductive shielding plates. The method may further involve forming a plurality of standoffs. Selectively etching the TiN layer may form at least one electrode for passing an electrical signal to a MEMS device. The method may further involve forming an electrical conduit on an electrode for passing the electrical signal to the MEMS device.
In another embodiment there is provided an ASIC wafer comprising a top circuit layer, a passivation layer above the top circuitry layer layer, and a TiN layer on the passivation layer, the TiN layer configured to include at least one conductive shielding plate.
In various alternative embodiments, the passivation layer may include a bottom oxide layer, a middle nitride layer, and a top oxide layer. The TiN layer may be further configured to include a plurality of standoff bases. The ASIC wafer may include a plurality of standoffs. The ASIC wafer may include circuitry configured to place an electrical potential on the at least one conductive shielding plate. At least two conductive shielding plates may be electrically connected to one another and the ASIC wafer may include circuitry configured to place an electrical potential on the conductive shielding plates. Additionally or alternatively, at least two conductive shielding plates may be electrically isolated from one another and the ASIC wafer may include circuitry capable of placing different electrical potentials on the electrically isolated conductive shielding plates. The TiN layer may be further configured to include at least one electrode for passing an electrical signal to a MEMS device. The device may include an electrical conduit on an electrode for passing the electrical signal to the MEMS device.
In another embodiment there is provided an integrated wafer-level chip scale package device comprising an ASIC wafer coupled to a MEMS device, wherein the MEMS device includes at least one MEMS structure and wherein the ASIC wafer comprises a top circuit layer, a passivation layer above the top circuitry layer layer, and a TiN layer on the passivation layer, the TiN layer configured to include at least one conductive shielding plate.
In various alternative embodiments, the passivation layer may include a bottom oxide layer, a middle nitride layer, and a top oxide layer. The TiN layer may be further configured to include a plurality of standoff bases. The device may include a plurality of standoffs. The device may include circuitry configured to place an electrical potential on the at least one conductive shielding plate. At least two conductive shielding plates may be electrically connected to one another and the device may include circuitry configured to place an electrical potential on the conductive shielding plates. Additionally or alternatively, at least two conductive shielding plates may be electrically isolated from one another and the device may include circuitry capable of placing different electrical potentials on the electrically isolated conductive shielding plates. The TiN layer may be further configured to include at least one electrode for passing an electrical signal to a MEMS device. The device may include an electrical conduit on an electrode for passing the electrical signal to the MEMS device.
Additional embodiments may be disclosed and claimed.
The foregoing features of embodiments will be more readily understood by reference to the following detailed description, taken with reference to the accompanying drawings, in which:
It should be noted that the foregoing figures and the elements depicted therein are not necessarily drawn to consistent scale or to any scale. Unless the context otherwise suggests, like elements are indicated by like numerals.
In exemplary embodiments of the present invention, one or more conductive shielding plates are formed in a standard ASIC wafer top metal layer for blocking cross-talk from MEMS device structure(s) on the MEMS wafer to circuitry on the ASIC wafer when the MEMS device is capped directly by the ASIC wafer in a wafer-level chip scale package. Generally speaking, a shielding plate should be at least slightly larger than the MEMS device structure it is shielding (e.g., a movable MEMS structure such as an accelerometer proof mass or a gyroscope resonator), and the shielding plate cannot be in contact with the MEMS device structure during or after wafer bonding. Thus, a recess is formed to ensure that there is sufficient cavity space away from the top surface of the MEMS device structure. The shielding plate is electrically conductive and can be biased, e.g., to the same voltage as the opposing MEMS device structure in order to maintain zero electrostatic attraction force between the MEMS device structure and the shielding plate.
In this exemplary embodiment, the passivation layer is formed of three sub-layers, specifically a thin bottom oxide layer (e.g., silicon dioxide or SiO2), a thin middle nitride layer (e.g., silicon nitride or SiN), and a thicker top oxide (OX) layer (e.g., silicon dioxide or SiO2). Alternative embodiments may use other passivation materials. In this exemplary embodiment, various electrically conductive vias 140 and 141 couple the structures in the TiN layer 124 to corresponding metal bond pads 150 and 151 in the circuitry layer 121, e.g., to allow electric signals to be placed on the conductive shielding plate 126 and passed through to the MEMS wafer 110 through electrodes 128 and electrical conduits 130.
As discussed more fully below, the conductive shielding plate 126 is formed in the ASIC wafer top metallization layer opposite the MEMS structure 111. It should be noted that, although this exemplary embodiment shows one conductive shielding plate 126, alternative embodiments may have multiple conductive shielding plates, e.g., one conductive shielding plate for each of a number of MEMS structures.
Pertinent steps of an exemplary fabrication process for forming the conductive shielding plate 126 and other structures are now described with reference to
As shown in
As shown in
As shown in
As shown in
As shown in
It should be noted that the exemplary ASIC fabrication processes involving the HDP-OX, PECVD SiO2, PECVD SiN, TiN, and AlCu layers are typical ASIC fabrication processes and hence exemplary embodiments of the present invention are expected to be fabricated with little or no extra cost using existing ASIC fabrication machinery.
During operation of the integrated device having a MEMS device capped directly by an ASIC wafer, a fixed or variable electrical potential is typically placed on the conductive shielding plate 126 from the metal bond pad 151 through the electrically conductive via 141, and a corresponding electrical potential is typically placed on the corresponding MEMS device structure from a metal bond pad 150 through an electrically conductive via 140, electrode 128, and electrical conduit 130. The electrical potential placed on the conductive shielding plate 126 may be the same as the electrical potential placed on the corresponding MEMS device structure or may be different than the electrical potential placed on the corresponding MEMS device structure. For example, the conductive shielding plate 126 may be grounded, while a fixed or variable electrical signal is applied to the MEMS device structure.
It should be noted that the conductive shielding plate 126 may be fabricated in virtually any size and/or shape as needed or desired for a particular application. Also, as discussed above, multiple conductive shielding plates may be fabricated using the processes described above, e.g., one conductive shielding plate placed opposite each of a number of MEMS structures. In embodiments having multiple conductive shielding plates, the ASIC wafer may be configured to allow different electrical potentials to be placed on different conductive shielding plates, e.g., to accommodate different biasing for different features.
It should be noted that the MEMS device may by virtually any type of MEMS device having virtually any type(s) of movable MEMS structure(s). For example, the MEMS device may include an accelerometer having one or more movable proof masses, a gyroscope having one or more resonant masses, a microphone having one or more diaphragms, or other types of MEMS devices having other types of movable MEMS structures. MEMS gyroscopes, in particular, often include more than one sensor element (e.g., 2-4 sensor elements) inside the cavity for two- or three-axis sensing. Multiple conductive shielding plates (e.g, 2-4 or more) may be used to create separate zones (e.g., above each sensor element) for individual biasing independently to allow improved performance, e.g., to prevent the ASIC wafer cap from unbalancing the sensor(s). Unlike implementations in which the entire cap is at a common potential, by dividing the cap into multiple regions that are electrically isolated from each other, these regions can be used to selectively apply tuning or calibration signals to different areas of the sensor or to multiple sensors in the same cavity. For example, a multiple axis gyroscope could have one voltage applied over an area affecting one axis and a separate bias voltage applied over the area for another axis. These voltages can then tune the gyroscope resonance frequencies independently. A separate possible use is to inject a carrier signal that can be used for detecting undesired motion in the sensor, which may otherwise be rejected if the carrier is injected uniformly from the cap into the whole structure. For many capping processes, the cap position and distance from the sensor are not as precisely controlled as other dimensions. Because of this, the cap signal may be used in conjunction with control loops that will adjust the bias voltage to remove an error signal, or adjust other controls biased on carrier signals injected from the cap such that the injected carrier is cancelled out.
The present invention may be embodied in other specific forms without departing from the true scope of the invention, and numerous variations and modifications will be apparent to those skilled in the art based on the teachings herein. Any references to the “invention” are intended to refer to exemplary embodiments of the invention and should not be construed to refer to all embodiments of the invention unless the context otherwise requires. The described embodiments are to be considered in all respects only as illustrative and not restrictive.
Number | Name | Date | Kind |
---|---|---|---|
5719069 | Sparks | Feb 1998 | A |
5719336 | Ando et al. | Feb 1998 | A |
5864063 | Otani et al. | Jan 1999 | A |
5955380 | Lee | Sep 1999 | A |
6015749 | Liu et al. | Jan 2000 | A |
6117791 | Ko et al. | Sep 2000 | A |
6405592 | Murari et al. | Jun 2002 | B1 |
6559487 | Kang et al. | May 2003 | B1 |
6841992 | Yue et al. | Jan 2005 | B2 |
6921965 | Ray et al. | Jul 2005 | B1 |
7140250 | Leonardson et al. | Nov 2006 | B2 |
7146856 | Malametz | Dec 2006 | B2 |
7498663 | Henmi | Mar 2009 | B2 |
7557417 | Theuss et al. | Jul 2009 | B2 |
7610809 | McNeil et al. | Nov 2009 | B2 |
7736931 | Guo | Jun 2010 | B1 |
7759768 | Barth et al. | Jul 2010 | B2 |
7932568 | Kuisma et al. | Apr 2011 | B2 |
8146425 | Zhang et al. | Apr 2012 | B2 |
8164159 | Armstrong et al. | Apr 2012 | B1 |
8349635 | Gan et al. | Jan 2013 | B1 |
9556017 | Chen et al. | Jan 2017 | B2 |
9640531 | Or-Bach | May 2017 | B1 |
20020197795 | Saito | Dec 2002 | A1 |
20040130033 | Masamitsu et al. | Jul 2004 | A1 |
20040248361 | Oh et al. | Dec 2004 | A1 |
20050109109 | Eskridge et al. | May 2005 | A1 |
20060205106 | Fukuda | Sep 2006 | A1 |
20060246631 | Lutz | Nov 2006 | A1 |
20070164378 | MacGugan | Jul 2007 | A1 |
20070190680 | Fukuda et al. | Aug 2007 | A1 |
20080238257 | Kawakubo et al. | Oct 2008 | A1 |
20090145229 | Gabara | Jun 2009 | A1 |
20090213561 | Mi | Aug 2009 | A1 |
20090218642 | Miller | Sep 2009 | A1 |
20100090347 | Saylor | Apr 2010 | A1 |
20100207216 | Drews et al. | Aug 2010 | A1 |
20100242600 | Lin et al. | Sep 2010 | A1 |
20120104593 | Kanemoto | May 2012 | A1 |
20120126433 | Montanya Silvestre | May 2012 | A1 |
20120313189 | Huang et al. | Dec 2012 | A1 |
20130127036 | Kuo et al. | May 2013 | A1 |
20130307096 | Classen | Nov 2013 | A1 |
20130319076 | Moreau | Dec 2013 | A1 |
20130333471 | Chien | Dec 2013 | A1 |
20140110799 | Yoshizawa | Apr 2014 | A1 |
20140374850 | Chen et al. | Dec 2014 | A1 |
20140374856 | Chen | Dec 2014 | A1 |
20150115376 | Chen | Apr 2015 | A1 |
20150284240 | Chu | Oct 2015 | A1 |
20150329353 | Cheng | Nov 2015 | A1 |
Number | Date | Country |
---|---|---|
1585113 | Feb 2005 | CN |
1650427 | Aug 2005 | CN |
0 951 068 | Oct 1999 | EP |
1 808 405 | Jul 2007 | EP |
2004-103813 | Apr 2004 | JP |
Entry |
---|
Singer, Peter, “The Future of Dielectric CVD: High-Density Plasmas?”, Semiconductor International, Cahners Publishing, vol. 20, No. 8, dated Jul. 1997, 6 pages. |
International Searching Authority, International Search Report—International Application No. PCT/US2014/043791, dated Oct. 7, 2014, together with the Written Opinion of the International Searching Authority, 11 pages. |
International Searching Authority, International Search Report—International Application No. PCT/US2013/045647, dated Oct. 1, 2013, together with Written Opinion of the International Searching Authority, 11 pages. |
Du, Letter from Hong-Yue Du to Jeffrey T. Klayman, regarding R.O.C. Patent Application No. 103121739, informing of Examiner's tentative rejection, dated Jul. 20, 2015, 3 pages. |
Chinese Patent Office, Office Action—Invention No. 201480036001.X, dated Aug. 3, 2016, 8 pages. |
Saint Island International Patent & Law Offices, Letter from Ouyang Fan to Jeffrey T. Klayman reporting the First Office Action issued by the Chinese Patent Office for Invention No. 201480036001, dated Aug. 9, 2016, 1page. |
Saint Island International Patent & Law Offices, Revised Claims submitted Dec. 29, 2015 in response to Examiner's tentative rejection dated Jul. 20, 2015 in Taiwanese Application No. 103121739, 4 pages. |
Taiwan IPO, Official Letter and Search Report for Taiwanese Application No. 103121739, dated Apr. 8, 2016, 6 pages. |
Taiwan IPO, English Translation of Search Report—Taiwanese Application No. 103121739, dated Apr. 8, 2016, 1 page. |
Saint Island International Patent & Law Offices, Letter from Hong-Yue Du to Jeffrey T. Klayman dated Jun. 3, 2016 providing an English language summary and proposed rebuttal for the Official Letter and Search Report dated Apr. 8, 2016 in Taiwanese Application No. 103121739, dated Jun. 3, 2016, 4 pages. |
Saint Island International Patent & Law Offices, Response to Office Action—Taiwan Patent Application No. 103121739, filed Oct. 7, 2016, 13 pages. |
International Search Report and Written Opinion dated Oct. 1, 2014 in connection with International Application No. PCT/US2014/043789. |
Number | Date | Country | |
---|---|---|---|
20140374850 A1 | Dec 2014 | US |