The present invention is directed to resistive switching devices. More particularly, embodiments according to the present invention provide a device structure and a method to form a resistive switching device. The resistive switching device is being applied in non-volatile memory device. But it should be recognized that embodiments according to the present invention can have a much broader range of applicability.
The inventor of the present invention has recognized the success of semiconductor devices has been mainly driven by an intensive transistor down-scaling process. However, as field effect transistors (FETs) approach sizes less than 100 nm, physical problems such as short channel effect begin to hinder proper device operation. For transistor based memories, such as those commonly known as Flash memories, other performance degradations or problems may occur as device sizes shrink. With Flash memories, a high voltage is usually required for programming of such memories, however, as device sizes shrink, the high programming voltage can result in dielectric breakdown and other problems. Similar problems can occur with other types of non-volatile memory devices other than Flash memories.
The inventor of the present invention recognizes that many other types of non-volatile random access memory (RAM) devices have been explored as next generation memory devices, such as: ferroelectric RAM (Fe RAM); magneto-resistive RAM (MRAM); organic RAM (ORAM); phase change RAM (PCRAM); and others.
A common drawback with these memory devices include that they often require new materials that are incompatible with typical CMOS manufacturing. As an example of this, Organic RAM or ORAM requires organic chemicals that are currently incompatible with large volume silicon-based fabrication techniques and foundries. As another example of this, Fe-RAM and MRAM devices typically require materials using a high temperature anneal step, and thus such devices cannot be normally be incorporated with large volume silicon-based fabrication techniques.
Additional drawbacks with these devices include that such memory cells often lack one or more key attributes required of non-volatile memories. As an example of this, Fe-RAM and MRAM devices typically have fast switching (e.g. “0” to “1”) characteristics and good programming endurance, however, such memory cells are difficult to scale to small sizes. In another example of this, for ORAM devices reliability of such memories is often poor. As yet another example of this, switching of PCRAM devices typically includes Joules heating and undesirably require high power consumption.
From the above, improved semiconductor memory devices that can scale to smaller dimensions with reduced drawbacks are therefore desirable.
The present invention is directed to resistive switching devices. More particularly, embodiments according to the present invention provide a device structure and a method to form a resistive switching device. The resistive switching device is applied in non-volatile memory devices, but it should be recognized that embodiments according to the present invention can have a much broader range of applicability.
In a specific embodiment, a method for forming a resistive switching device for a non-volatile memory device is provided. The method includes providing a substrate having a surface region and forming a first dielectric material overlying the surface region of the substrate. A first wiring structure is formed overlying the first dielectric material and a first electrode material is formed overlying the first wiring structure. The first electrode material includes a polycrystalline silicon material having a p+ impurity characteristic. In a specific embodiment, the method includes forming a resistive switching material comprising an amorphous silicon material overlying the first electrode material and forming an active metal material overlying the resistive switching material. The active metal material forms an active metal region in the resistive switching material derived from the active metal material upon application of a thermal energy characterized by a temperature no less than about 100 Degree Celsius. In a specific embodiment, an intermediate layer of a barrier or blocking material is formed interposing the active metal material and the resistive switching material to inhibit formation of the active metal region in the resistive switching material during the forming of the active metal material and during forming of the second wiring structure. The method forms a second wiring structure overlying the active metal material.
In a specific embodiment, a device structure for a resistive switching device is provided. The device structure includes a substrate having a surface region and a first dielectric material overlying the surface region of the substrate. The device structure includes a first wiring structure overlying the first dielectric material and a first electrode material overlying the first wiring structure. The first electrode material can include a polycrystalline silicon material (for example, polycrystalline silicon material, or a polycrystalline silicon germanium material) having a p+ impurity characteristic in various embodiment. The device includes a resistive switching material overlying the first electrode material. The resistive switching material can be an amorphous silicon material having an intrinsic semiconductor characteristic in various embodiments. The amorphous silicon material may have impurities in various embodiments, but is not “doped” or made conductive intentionally. The device includes a second electrode material comprising an active metal material overlying the resistive switching material. The active metal material is configured to form an active metal region in the resistive switching material upon application of a thermal energy characterized by a temperature no less than about 100 Degree Celsius. A second wiring structure overlies the active metal material. The second wiring structure is configured to connect the resistive switching device to controlling circuitry on the substrate in certain embodiments. In various embodiments, an intermediary layer of a barrier or blocking material is configured interposing the active metal material and the resistive switching material. The blocking material is configured to inhibit formation of the active metal region in the resistive switching material during the forming of the active metal material and during forming of the second wiring structure. Further, the blocking material is configured to breakdown when a first voltage greater than a threshold voltage is applied to the device. The first voltage further causes the resistive switching material to change from a first resistance state to a second resistance state.
Many benefits are achieved by ways of the present invention over conventional techniques. The present method forms a resistive switching device free from conductive contaminants in the resistive switching material during fabrication. Such conductive contaminants cause undesirable electrical behavior, for example, undesirable electrical connection, high off-state current, and others. Additionally, embodiments according to the present invention use conventional process technologies without modification to the equipment. The present device may be implemented in various standalone and embedded applications. For example, as a configuration bit for a field programmable gate array, code storage, data storage, radiation hardened application, cache, and others. Depending on the embodiment, one or more of these benefits may be achieved. One skilled in the art would recognize other modifications, variations, and alternatives.
In order to more fully understand the present invention, reference is made to the accompanying drawings. Understanding that these drawings are not to be considered limitations in the scope of the invention, the presently described embodiments and the presently understood best mode of the invention are described with additional detail through use of the accompanying drawings in which:
The present invention is directed to resistive switching device. More particularly, embodiments according to the present invention provide a device structure and a method to form a resistive switching device. The resistive switching device has been applied in non-volatile memory device. But it should be recognized that embodiment according to the present invention can have a much broader range of applicability.
Resistive switching devices exploit electrical resistance change of a non-conductive material when a voltage or an electric field is applied. Silicon based switching devices benefit from a material compatibility advantage over other switching devices using materials such as metal oxides in fabrication. However, conventional metal/Si/metal (M/Si/M) type devices require a high operating voltage (usually greater than about 10V) which is not fully controllable and thus reduces the device yield and endurance. Such devices may not be able to further scale down to nanometer scale as required in present applications. Moreover, contaminations and process complexity adversely affect yield and performance of the device. Embodiments according to the present invention provide a method and a resulting device structure for a resistive switching device having desirable switching characteristic and improved device reliability.
In operation of a resistive switching device, the applied electric field is the primary if not the only driver for the active metal region to form in the resistive switching material. As illustrated in
In certain embodiments, the semiconductor substrate can have one or more MOS devices formed thereon. The one or more MOS devices can be controlling circuitry for the resistive memory devices in specific embodiments. In other embodiments, the one or more MOS devices may include other functionality, such as a processor, logic, or the like.
In various embodiments, a processor, or the like, may include resistive memories as described herein. Because the resistive memories are relatively non-volatile, devices such as processors, or the like using such memories may maintain state while power is not supplied to the processors. To a user, such capability would greatly enhance the power-on power-off performance of devices including such processors. Additionally, such capability would greatly reduce the power consumption of devices. In particular, because such memories are non-volatile, the processor need not draw power to refresh the memory states, as is common with CMOS type memories. Accordingly, embodiments of the present invention are directed towards processors or other logic incorporating these memory devices, devices (e.g. smart phones, network devices) incorporating such memory devices, and the like.
Referring to
As shown in
As shown in
Referring to
As shown in
Referring to
In certain embodiments, the semiconductor material can be a polycrystalline silicon germanium (poly-SiGe) material. In various embodiments, the polycrystalline silicon germanium material can be doped with a suitable impurity species to have a desirable conductivity. The polycrystalline silicon germanium material can be deposited using a chemical vapor deposition process such as a low pressure chemical vapor deposition process, a plasma enhanced chemical vapor deposition process, atomic layer deposition (ALD) and others. Depending on the application, precursors such as silane and germane in a suitable carrier gas may be used. The polycrystalline silicon germanium material can have a p+ impurity characteristic provided by dopants such as boron, aluminum, gallium, indium, and others. Deposition temperature can range from about 400 Degree Celsius to about 490 Degree Celsius and the as deposited silicon germanium material is crystalline and has a desirable conductivity characteristic without further anneal. Other deposition methods may also be used depending on the embodiment.
Depending on the application, a seed layer material (not shown) may be formed overlying the first wiring material before deposition of the first electrode material. The seed layer material can include a thin layer of silicon material (about 40 Angstrom to about 120 Angstroms) deposited at temperatures no greater than about 430 Degree Celsius (for example, about 250 Degree Celsius to about 450 Degree Celsius) to promote crystallization of the first electrode material.
As shown in
Referring now to
As shown in
The resistive switching material 1302 is characterized by a state, for example, a resistance state dependent on an electric field in the switching material. In a specific embodiment, the switching material is an amorphous silicon material. The amorphous silicon material has essentially intrinsic semiconductor characteristic and is not intentionally doped in a specific embodiment. In various embodiments, the amorphous silicon is also referred to as non-crystalline silicon (nc-Si). nc-Si non-volatile resistive switching devices may be fabricated using existing CMOS technologies. In an exemplary process, a mixture of silane (SiH4)(45 sccm) and Helium (He) (500 sccm) is used to form an a-Si layer with a deposition rate of 80 nm per minute (T=260° C., P=600 mTorr) during PECVD. In another exemplary process, a mixture of silane (SiH4)(190 sccm) and Helium (He) (100 sccm) is used to form an a-Si layer with a deposition rate of 2.8 A per second (T=380° C., P=2.2 Torr) during PECVD. In another exemplary process, silane (SiH4 80 sccm) or disilane is used to form an a-Si layer with a deposition rate of 2.8 nm per minute (T=585° C., P=100 mTorr) during LPCVD. Portions of poly-silicon grains may form during the LPCVD process and result in an amorphous-poly silicon film. In various embodiments, no p-type, n-type, or metallic impurities are intentionally added to the deposition chamber while forming the amorphous silicon material. Accordingly, when deposited, the amorphous silicon material 1302 is substantially free of any p-type, n-type or metallic dopants, i.e. the amorphous silicon material is undoped.
In yet another embodiment, the resistive switching material/amorphous silicon material 1302 may be formed from an upper region of the p+ polycrystalline silicon bearing layer 1002 using an Argon, Silicon, Oxygen plasma etch, or the like. For instance, a plasma etch may use a bias power within a range of approximately 30 watts to approximately 120 watts to convert an upper region of the polysilicon 1002 into a non-conductive amorphous silicon having p-type impurities (from the original polycrystalline silicon bearing layer 1302.
Referring to
In other embodiments, the blocking material 1402 may be a chemically grown oxide formed by subjecting the amorphous silicon material 1302 to an oxidizing species in a reaction chamber at a suitable oxidizing temperature. The oxidizing species can be oxygen, ozone, nitrous oxide, in a suitable carrier gas, depending on the application. Depending on the implementation, the silicon oxide formed may be further modified using techniques such as controlled thinning in a hydrofluoric acid vapor to form the blocking material 1402. Other modification method may include a chemical modification, for example, using an isopropyl alcohol (IPA), in a liquid state or a vapor state to form the blocking material 1402.
Depending on the embodiment, other suitable blocking materials may be used. These other blocking materials can include silicon nitride, high K dielectric such as hafnium oxide, or low K dielectric such as fluorine-doped silicon oxide, carbon-doped silicon oxide, and others, deposited using a deposition process. In certain implementation, porous dielectric material derived from aforementioned low k dielectric material, silicon oxide, or silicon nitride may also be used. Depending on the application deposition techniques such as atomic layer deposition process, chemical vapor deposition process, physical vapor deposition process, and others, may be used.
Referring to
In some embodiments, as described, a thin layer of barrier material 1402, e.g. oxide, nitride, is formed prior to the deposition of the active metal (e.g. silver) material on top of the amorphous silicon/resistive switching material. This interposing thin layer of material may be naturally or specifically grown or formed. In some embodiments, one or more etch operations (e.g. HF etch, Argon etch) may help control the thickness of this layer. In some embodiments, the thickness of the barrier material (e.g. oxide) prior to deposition of the silver material may range from about 20 angstroms to about 50 angstroms; in other embodiments, the thickness may range from about 30 angstroms to about 40 angstroms; or the like. In some embodiments, an additional layer of amorphous silicon may be disposed upon the top of the thin layer of (oxide, nitride, barrier) material, prior to deposition of the silver material. This additional layer of amorphous silicon (not intentionally doped) may be used to help bind the silver material to the thin layer of material (e.g. oxide, nitride, barrier). In some examples, the thickness may be on the order of 20-50 angstroms. In one example, the order of layers may be: undoped amorphous silicon used as the resistive switching material, a barrier structure (a thin layer of material (e.g. oxide, nitride, barrier) and a thin layer of amorphous silicon), and the silver material.
In some embodiments, blocking material 1402 may be formed interposing a first portion 1602 of the resistive switching material and a second portion 1604 of the resistive switching material, as shown in
As shown in
Referring to
Again, depending on the application, other device structures may be implemented. For example, the resistive switching material 1302 (for example, an intrinsic amorphous silicon material) and the first electrode material 1002 (for example, the p+ polysilicon material) may form a single pillar structure, and the active metal material 1502 (for example, the silver material) and the second wiring material can 1702 form the second wiring structure 25 concurrently. In another embodiment, the resistive switching material 1302 and the active metal material 1502 can concurrently form a second structure. In yet another embodiment, the active metal 1502 can be configured in an opening structure (for example, a via structure) overlying the resistive switching material 1302. In all these implementations, a blocking structure 1402 is formed interposing the active metal material 1502 and the resistive switching material 1302 to retard formation of the active metal material in the resistive switching material during fabrication.
Though the present invention has been exemplified in various embodiments, it is to be understood that the examples and embodiment described herein are for illustrative purpose only and that various modifications or alternatives in light thereof will be suggested to persons skilled in the art and are to be included within the spirit and purview of this application and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5707487 | Hori et al. | Jan 1998 | A |
6939787 | Ohtake et al. | Sep 2005 | B2 |
7023093 | Canaperi et al. | Apr 2006 | B2 |
7238607 | Dunton et al. | Jul 2007 | B2 |
7474000 | Scheuerlein et al. | Jan 2009 | B2 |
7550380 | Elkins et al. | Jun 2009 | B2 |
7786589 | Matsunaga et al. | Aug 2010 | B2 |
7824956 | Schricker et al. | Nov 2010 | B2 |
7829875 | Scheuerlein | Nov 2010 | B2 |
7858468 | Liu et al. | Dec 2010 | B2 |
7968419 | Li et al. | Jun 2011 | B2 |
8088688 | Herner | Jan 2012 | B1 |
8097874 | Venkatasamy et al. | Jan 2012 | B2 |
8389971 | Chen et al. | Mar 2013 | B2 |
8399307 | Herner | Mar 2013 | B2 |
20030052330 | Klein | Mar 2003 | A1 |
20040192006 | Campbell et al. | Sep 2004 | A1 |
20040194340 | Kobayashi | Oct 2004 | A1 |
20070087508 | Herner | Apr 2007 | A1 |
20070105390 | Oh | May 2007 | A1 |
20090256130 | Schricker | Oct 2009 | A1 |
20100012914 | Xu et al. | Jan 2010 | A1 |
20100019310 | Sakamoto | Jan 2010 | A1 |
20100084625 | Wicker et al. | Apr 2010 | A1 |
20100085798 | Lu et al. | Apr 2010 | A1 |
20100090192 | Goux et al. | Apr 2010 | A1 |
20100101290 | Bertolotto | Apr 2010 | A1 |
20100102290 | Lu et al. | Apr 2010 | A1 |
20100157710 | Lambertson et al. | Jun 2010 | A1 |
20110133149 | Sonehara | Jun 2011 | A1 |
20110284814 | Zhang | Nov 2011 | A1 |
20110312151 | Herner | Dec 2011 | A1 |
20120001145 | Magistretti et al. | Jan 2012 | A1 |
20120008366 | Lu | Jan 2012 | A1 |
20120012806 | Herner | Jan 2012 | A1 |
20120012808 | Herner | Jan 2012 | A1 |
20120015506 | Jo et al. | Jan 2012 | A1 |
20120025161 | Rathor et al. | Feb 2012 | A1 |
20120033479 | Delucca et al. | Feb 2012 | A1 |
20120043654 | Lu et al. | Feb 2012 | A1 |
20120074374 | Jo | Mar 2012 | A1 |
20120074507 | Jo | Mar 2012 | A1 |
20120250183 | Tamaoka et al. | Oct 2012 | A1 |
20120252183 | Herner | Oct 2012 | A1 |
Number | Date | Country |
---|---|---|
1020110014248 | Feb 2011 | KR |
Entry |
---|
Suehle et al., “Temperature Dependence of Soft Breakdown and Wear-Out in Sub-3 nm SiO.sub.2 Films”, 2000, IEEE 00CH37059.38 Annual International Reliability Physics Symposium, San Jose, California, 2000, pp. 33-34. |
Shin et al., “Effect of Native Oxide on Polycrystalline Silicon CMP”, Journal of the Korean Physical Society, vol. 54, No. 3, Mar. 2009, p. 1077. |
Office Action for U.S. Appl. No. 12/814,410 dated Apr. 17, 2012. |
Office Action for U.S. Appl. No. 12/835,699 dated Aug. 24, 2011. |
Notice of Allowance for U.S. Appl. No. 12/835,699 dated Feb. 6, 2012. |
Office Action for U.S. Appl. No. 12/833,898 dated Apr. 5, 2012. |
European Search Report for Application No. EP 1100 5207.3 of Oct. 12, 2011. |
Notice of Allowance for U.S. Appl. No. 12/833,898 dated May 30, 2012. |
Notice of Allowance for U.S. Appl. No. 12/939,824 dated May 11, 2012. |
Office Action for U.S. Appl. No. 12/913,719 dated Feb. 17, 2011. |
Office Action for U.S. Appl. No. 12/913,719 dated Jul. 22, 2011. |
Notice of Allowance for U.S. Appl. No. 12/913,719 dated Mar. 12, 2012. |
Notice of Allowance for U.S. Appl. No. 12/940,920 dated Oct. 5, 2011. |
Office Action for U.S. Appl. No. 13/314,513 dated Mar. 27, 2012. |
Shong Yin, “Solution Processed Silver Sulfide Thin Films for Filament Memory Applications”, Technical Report No. UCB/EECS-2010-166, http://www.eecs.berkeley.edu/Pubs/TechRpts/2010/EECS-2010-166.html, Dec. 17, 2010, Electrical Engineering and Computer Sciences, University of California at Berkeley. |
Office Action for U.S. Appl. No. 13/149,653 dated Apr. 25, 2012. |
International Search Report for PCT/US2011/045124 filed on Jul. 22, 2011. |
Written Opinion of the International Searching Authority for PCT/US2011/045124 filed on Jul. 22, 2011. |
Peng-Heng Chang et al, “Aluminum spiking at contact windows in Al/Ti—W/Si”, Appl. Phys. Lett., Jan. 25, 1988, pp. 272-274, vol. 52 No. 4, American Institute of Physics. |
J. Del Alamo et al, “Operating limits of Al-alloyed high-low junction for BSF solar cells”, Solid-State Electronics, 1981, pp. 415-420, vol. 24, Pergamon Press Ltd., Great Britain. |
Hao-Chih Yuan et al, “Silicon Solar Cells with Front Hetero-Contact and Aluminum Alloy Back Junction”, NREL Conference Paper CP-520-42566, 33rd IEEE Photovoltaic Specialists Conference, May 11-16, 2008, National Renewable Energy Laboratory, San Diego, California. |
Notice of Allowance for U.S. Appl. No. 12/939,824, dated Jul. 24, 2012. |
Notice of Allowance for U.S. Appl. No. 13/532,019, dated Nov. 14, 2012. |
Office Action for U.S. Appl. No. 13/564,639, dated Mar. 19, 2013. |
John S. Suehle et al., “Temperature dependence of soft breakdown and wear-out in Sub-3 nm SiO2 films”, 38th Annual International Reliability Physics Symposium, 2000, pp. 33-39, San Jose, California. |
Woonki Shin et al., “Effect of Native Oxide on Polycrystalline Silicon CMP”, Journal of the Korean Physical Society, Mar. 2009, pp. 1077-1081, vol. 54, No. 3. |
Office Action for U.S. Appl. No. 13/447,036, dated Jul. 9, 2013. |
Office Action for U.S. Appl. No. 13/764,698, dated Jul. 11, 2013. |
Office Action for U.S. Appl. No. 13/481,600, dated Sep. 20, 2013. |
Office Action for U.S. Appl. No. 13/564,639, dated Dec. 6, 2013. |
Office Action for U.S. Appl. No. 13/705,082, dated Sep. 2, 2014. |
Notice of Allowance for U.S. Appl. No. 12/835,699, dated Feb. 6, 2012. |
Notice of Allowance for U.S. Appl. No. 13/447,036, dated Sep. 29, 2014. |