The present invention relates to a bipolar semiconductor device and a method for manufacturing the same. More particularly, the present invention relates to a bipolar semiconductor device that comprises a semiconductor element achieving a high current gain by removing surface states formed at the surface thereof and a method for manufacturing such a bipolar semiconductor device.
Silicon carbide (hereinafter, referred to as “SiC”) has band gap energy larger than that of silicon widely used in semiconductor devices. Therefore, semiconductor devices using SiC are suitable for high-voltage, high-power, and high-temperature operation, and are expected to be used as power devices and the like. The structure of SiC power devices now under research and development can be roughly classified into two types: a “MOS” structure and a “junction” structure.
Examples of a junction SiC power semiconductor device include static induction transistors (SITs), junction field-effect transistors (JFETs), and bipolar junction transistors (BJTs).
As an example of a conventional BJT, one having a structure described in, for example, Non-Patent Document 1 can be mentioned. The BJT is formed by laminating, on a low-resistance n+-type 8°-off 4H—SiC(0001) substrate, an n−-type high-resistance region, a p-type base region, and an n+-type emitter region in this order from the bottom. The emitter region is composed of a plurality of elongated regions. Electrodes are formed on the emitter region, the base region, and the collector region to make electrical connections to the outside.
Atoms with dangling bonds are present at a high density on the SiC surface of a SiC semiconductor device, and therefore surface states are formed. Electrons and holes generated inside a junction SiC semiconductor device are actively recombined via the surface states, and therefore it is necessary to prevent recombination of electrons and holes to increase the current gain of the semiconductor device. The probability of recombination of electrons and holes can be reduced by previously removing the surface states.
In the case of conventional junction SiC semiconductor devices such as unipolar MOSFETs described in Patent Documents 1 and 2, an attempt has been made to remove the surface states by forming an oxide film.
Patent Document 1 discloses a laminated structure composed of a metal, an oxide film, and a SiC semiconductor. The laminated structure is a MOS structure obtained by forming an oxide film on the surface of a SiC semiconductor and then further forming a metal on the oxide film. The electrical characteristics, such as a current-voltage curve, of a MOS structure depend on manufacturing conditions. Therefore, Patent Document 1 describes that the thickness of the oxide film is specified to eliminate the influence of the surface potential of the MOS structure.
Patent Document 2 relates to a method for manufacturing a semiconductor device, which aims to reduce the interface state density of gate region of a SiC semiconductor device. The semiconductor device is a unipolar MOS device having a gate insulating film. The method disclosed in Patent Document 2 makes it possible to reduce the density of interface states formed near the conduction band bottom and is therefore effective for electrons, thereby reducing the resistance of a channel region.
Patent Document 1: Japanese Patent No. 3855019
Patent Document 2: Japanese Patent No. 3443589
Non-Patent Document 1: J. Zhang et al, “High Power (500V-70 A) and High Gain (44-47) 4H—SiC Bipolar Junction Transistors”, Materials Science Forum Vols. 457-460 (2004), pp. 1149-1152.
In order to efficiently operate a current-driven (current-controlled) transistor such as a BJT or a bipolar mode SIT, it is preferred that a larger principal current is controlled by a smaller base current (in the case of a SIT, by a smaller gate current). Therefore, a current gain (=principal current/base (gate) current) is an important parameter. It is to be noted that a current flowing between main electrodes is referred to as a “principal current” and a base or gate current flowing through a control electrode is referred to as a “control current”.
A recombination state at a semiconductor surface is a factor that reduces the current gain. A large number of surface states caused by dangling bonds are present at a semiconductor surface. In the case of silicon, a silicon/oxide film interface with a low surface-state density that does not affect device characteristics can be formed by thermal oxidation. On the other hand, in the case of SiC, it is currently impossible to sufficiently reduce a surface-state density by thermal oxidation or by a combination of thermal oxidation and heat treatment performed after the thermal oxidation. Therefore, a bipolar SiC semiconductor device involves a problem that recombination of electrons and holes at its semiconductor surface cannot be inhibited and therefore it is difficult to achieve a sufficiently high current gain.
As for conventional techniques for reducing the surface states of a SiC semiconductor device, there are many techniques proposed from the viewpoint of improving the performance of a MOS transistor. However, there are not many conventional techniques proposed from the viewpoint of improving the current gain of a bipolar transistor such as a BJT. As shown in
On the other hand, surface states that affect improvement in the current gain of a bipolar transistor (n-type SiC) are present near a center 604 of the band gap 602 (also referred to as a “mid gap”). Therefore, it is difficult to reduce the density of surface states present near the mid gap 604 even when a technique capable of improving the performance of a MOS transistor such as one disclosed in the above-mentioned Patent Document 1 or 2 is used, and therefore it is difficult to improve the performance of a bipolar transistor. In
In view of the above problem, it is an object of the present invention to provide a bipolar semiconductor device that comprises a bipolar transistor with improved transistor performance by reducing the surface-state density of the bipolar transistor to increase the current gain of the bipolar transistor and a method for manufacturing such a bipolar semiconductor device.
One aspect of the present invention provides a bipolar semiconductor device comprising: a semiconductor element having a surface; and a surface protective film provided on the surface of the semiconductor element, wherein the surface protective film has a laminated structure composed of a thermal oxide film formed on the surface of the semiconductor element and a deposited oxide film formed on the thermal oxide film, and wherein the deposited oxide film contains at least one of a hydrogen element and a nitrogen element in an amount of 1018 cm−3 or more.
Another aspect of the present invention provides a bipolar semiconductor device comprising: a semiconductor element having a surface; and a surface protective film provided on the surface of the semiconductor element, wherein the surface protective film has a laminated structure composed of a thermal oxide film formed on the surface of the semiconductor element, a deposited oxide film formed on the thermal oxide film, and a deposited nitride film formed on the thermal oxide film, and wherein the deposited oxide film contains at least one of a hydrogen element and a nitrogen element in an amount of 1019 cm−3 or more.
It is preferred that the deposited oxide film has a film thickness of 150 nm or more.
Further, it is also preferred that the semiconductor element is a silicon carbide semiconductor element and includes a collector region composed of an n-type low-resistance layer formed on one of surfaces of a silicon carbide semiconductor crystal, an emitter region composed of an n-type low-resistance layer formed on another surface of the silicon carbide semiconductor crystal, a p-type base contact region formed around the emitter region, and a base region and an n-type high-resistance layer provided between the emitter region and the collector region, and wherein the surface protective film is formed on the surface of the silicon carbide semiconductor element in the base region and the emitter region.
Further, it is also preferred that the semiconductor element is a silicon carbide semiconductor element and includes a drain region composed of an n-type low-resistance layer formed on one of surfaces of a silicon carbide semiconductor crystal, a source region composed of an n-type low-resistance layer formed on another surface of the silicon carbide semiconductor crystal, a p-type gate region formed around the source region, and an n-type high-resistance layer provided between the source region and the drain region, and wherein the surface protective film is formed on the surface of the silicon carbide semiconductor element in the gate region and the source region.
Further, it is also preferred that the semiconductor element is a silicon carbide semiconductor element and includes a cathode region composed of an n-type resistance layer formed on one of surfaces of a silicon carbide semiconductor crystal and an anode region composed of a p-type resistance layer formed on another surface of the silicon carbide semiconductor crystal, and wherein an anode electrode is formed on the anode region and the surface protective film is formed on the surface of the silicon carbide semiconductor element except for the anode electrode.
Further, it is also preferred that the bipolar semiconductor device further comprises a p-type channel dope layer provided in the high-resistance layer the p-type channel dope layer being connected to the gate region.
Yet another aspect of the present invention provides a method for manufacturing a bipolar semiconductor device comprising a silicon carbide semiconductor element having a surface and a surface protective film provided on the surface of the silicon carbide semiconductor element, the method comprising the steps of: forming a thermal oxide film on the surface of the silicon carbide semiconductor element; and forming a deposited oxide film on the thermal oxide film, wherein the surface protective film is composed of the thermal oxide film and the deposited oxide film, and wherein the deposited oxide film contains at least one of a hydrogen element and a nitrogen element in an amount of 1018 cm−3 or more.
Yet another aspect of the present invention provides a method for manufacturing a bipolar semiconductor device comprising a silicon carbide semiconductor element having a surface and a surface protective film provided on the surface of the silicon carbide semiconductor element, the method comprising the steps of; forming a thermal oxide film on the surface of the silicon carbide semiconductor element; forming a deposited oxide film on the thermal oxide film; and forming a deposited nitride film on the deposited oxide film, wherein the surface protective film is composed of the thermal oxide film, the deposited oxide film, and the deposited nitride film, and wherein the deposited oxide film contains at least one of a hydrogen element and a nitrogen element in an amount of 1019 cm−3 or more.
In the method for manufacturing a bipolar semiconductor device according to the present invention, the deposited oxide film preferably has a film thickness of 150 nm or more.
The bipolar semiconductor device according to the present invention has a surface protective film (surface passivation film) formed on the exposed surface of its silicon carbide (SiC) semiconductor element, the surface protective film has a laminated structure composed of a thermal oxide film and a deposited oxide film or a laminated structure composed of a thermal oxide film, a deposited oxide film, and a deposited nitride film, and the deposited oxide film contains a hydrogen element and a nitrogen element in predetermined amounts. This makes it possible to reduce surface states (mid-gap states) formed in the silicon carbide semiconductor element, thereby preventing recombination of electrons and holes. This further makes it possible to increase the current gain of the bipolar SiC semiconductor device. When the bipolar SiC semiconductor device according to the present invention is applied to a diode, a leak current (recombination current in forward operation, generated current in backward operation) can be suppressed.
The method for manufacturing a bipolar semiconductor device according to the present invention makes it possible to manufacture a bipolar SiC semiconductor device having such effects as described above by a simple process at low cost.
a) to 2(g) are sectional views showing a device structure corresponding to the steps of the method for manufacturing a bipolar semiconductor device according to the first embodiment of the present invention, respectively.
Hereinbelow, certain preferred embodiments of the present invention will be described based on the accompanying drawings.
A first embodiment of a bipolar semiconductor device according to the present invention will be described with reference to
The BJT manufacturing method comprises the following processes (1) to (11) (steps S11 to S21). As shown in
(1) Process of preparation of n+-type low-resistance substrate (crystal) for forming SiC semiconductor element (step S11)
(2) Process of formation of n−-type high-resistance layer (step S12)
(3) Process of formation of p-type channel dope layer (step S13)
(4) Process of formation of base region (step S14)
(5) Process of formation of n+-type low-resistance layer (step S15)
(6) Process of emitter etching (step S16)
(7) Process of formation of ion implantation mask, implantation of high-concentration ions for base contact, and activation heat treatment (step S17)
(8) Process of interface deactivation treatment and formation of surface protective film (step S18)
(9) Process of formation of emitter electrodes (step S19)
(10) Process of formation of base electrode and collector electrode (step S20)
(11) Process of formation of interlayer film and upper-layer electrode (step S21)
A laminated structure shown in
In the substrate preparation process (step S11), an n+-type low-resistance substrate (crystal) 10 for forming a SiC semiconductor element is prepared. As the substrate 10, “4H—SiC(0001) 8° off” is used. The substrate 10 is located on the lower side of the BJT 100 shown in the drawings and serves as a collector region composed of an n-type low-resistance layer.
In the process of formation of an n−-type high-resistance layer (step S12), a high-resistance layer 11 doped with nitrogen to a concentration of 1×1016 cm−3 as an impurity is grown to a thickness of 10 μm on the substrate 10 for forming a SiC semiconductor element by epitaxial growth.
In the process of formation of a channel dope layer (step S13), a channel dope region 12 doped with aluminum (Al) to a concentration of 4×1017 to 2×1018 cm−3 as an impurity is grown to a thickness of 0.1 to 0.5 μm on the high-resistance layer 11 by epitaxial growth.
In the process of formation of a base region (step S14), a p-type base region 13 is further similarly grown on the channel dope layer 12 by epitaxial growth.
In the process of formation of a low-resistance layer (step S15), an n-type low-resistance layer 14 doped with nitrogen to a concentration of 1×1019 to 5×1019 cm−3 as an impurity is grown to a thickness of 0.5 to 2.0 μm on the base region 13 by epitaxial growth. This low-resistance layer 14 will be etched later to form an emitter region.
In the next emitter-etching process (step S16), a silicon dioxide film 21 is deposited on the upper surface of the laminated structure shown in
In the process of formation of an ion implantation mask, implantation of high-concentration ions for base contact, and activation heat treatment (step S17), the following treatments are performed, respectively.
(1) Ion Implantation Mask
A mask is formed to have openings to expose the surface of the base region 13 where a base contact region 23 is to be formed. The mask is formed by depositing a silicon dioxide film by CVD, performing photolithography, and dry-etching the silicon dioxide film by RIE. It is to be noted that the mask is not shown in
(2) Implantation of High-Concentration Ions for Base Contact
In the process of formation of the base contact region 23, ion implantation is performed using the above-mentioned ion implantation mask to form the base contact region 23. For example, aluminum (Al) ions are implanted. The implantation depth is, for example, 0.2 μm. The amount of ions to be implanted is 1×1018 to 1×1019 cm−3, and ions are implanted at a maximum energy of about 400 KeV in multiple stages.
(3) Activation Heat Treatment
In the process of activation of an ion-implanted layer, heat treatment is performed after ion implantation to electrically activate implanted ions in the semiconductor and to eliminate crystal defects induced by ion implantation. This activation heat treatment activates both implanted ions in the base contact region 23 and implanted ions in a recombination-inhibiting region 22 at the same time. More specifically, the activation heat treatment is performed using, for example, a high-frequency heat treatment furnace at a high temperature of about 1700 to 1900° C. for about 10 to 30 minutes in an atmosphere of, for example, argon (Ar) gas or under vacuum.
The process of interface deactivation treatment and formation of surface protective film (step S18) will be described below.
(1) Interface Deactivation Treatment
Deactivation treatment is performed on the uppermost SiC surface of the BJT 100 shown in
(2) Surface Protective Film Formation
As shown in
In this way, the surface protective film 30 (shown in
The deposited oxide film 32 preferably contains at least one of a hydrogen element and a nitrogen element in an amount of 1018 cm−3 or more, more preferably in an amount of 1018 to 1023 cm−3. If the amount of each of a hydrogen element and a nitrogen element is less than 1018 cm−3, the effect of removing surface states formed at the SiC surface regions cannot be obtained. On the other hand, if the amount of at least one of a hydrogen element and a nitrogen element exceeds 1023 cm−3, the film quality of the deposited oxide film 32 cannot be maintained.
The film thickness of the deposited oxide film 32 is preferably 150 nm or more, more preferably 150 to 1000 nm. If the film thickness of the deposited oxide film 32 is less than 150 nm, that is, less than the film thicknesses of electrodes, it is not easy to form electrodes by, for example, a lift-off method. In addition, there is also a case where electrical breakdown of the surface protective film occurs when a high voltage is applied to the semiconductor element. On the other hand, if the film thickness of the deposited oxide film 32 exceeds 1000 nm, the effect obtained by introducing a hydrogen element and/or a nitrogen element is reduced, and in addition, processing time increases, which increases manufacturing costs.
Instead of the NH3 annealing treatment, any one of the following treatments may be performed: annealing in an atmosphere of NO at normal pressure, annealing in an atmosphere of a mixed gas of NO and N2 (at normal pressure), annealing in an atmosphere of H2 at normal pressure, annealing in an atmosphere of NH3 at normal pressure, and annealing in an atmosphere of a mixed gas of NH3 and N2 (at normal pressure).
In the process of formation of emitter electrodes (step S19), emitter electrodes 41 are formed on the surface of the emitter region 14A (low-resistance layer 14) (
In the process of formation of a base electrode and a collector electrode (Step S20), a base electrode 42 is formed on the surface of the base contact region 23 and a collector electrode 43 is formed on the surface of the collector region 10 (substrate 10) (
Finally, the process of formation of an interlayer film and an upper-layer electrode (Step S21) is performed. In the process of formation of an interlayer film and an upper-layer electrode (Step S21), an upper-layer electrode 51 is formed to allow the separated two or more emitter electrodes 41 to function as one electrode (
The semiconductor device and the method for manufacturing the same according to the first embodiment of the present invention can be applied also to a bipolar SIT (Static Induction Transistor) by forming the high-concentration ion implantation region 23 for base contact so that the region 23 is deeper than the channel dope layer 12 as a P-type SiC layer in the step S17 of the method for manufacturing the BJT 100 and by defining the emitter electrodes 41, the base electrode 42, and the collector electrode 43 as source electrodes, a gate electrode, and a drain electrode, respectively.
The current gain of the BJT 100 or SIT according to the first embodiment can be increased by about 20% by the surface protective film 30 composed of the thermal oxide film 31 and the deposited oxide film 32. In this case, the deposited oxide film 32 contains a hydrogen element (hydrogen atoms) in an amount of about 2×1019 cm−3 to 3×1019 cm−3 and nitrogen element (nitrogen atoms) in an amount of about 1×1018 cm−3 to 1×1019 cm−3. It has been confirmed that, in this case, the deposited oxide film 32 has a film thickness in the range of 150 to 1000 nm and contains a hydrogen element and a nitrogen element in amounts within the above ranges. It is to be noted that the above-described effect of the surface protective film 30 on an increase in current gain was evaluated by comparison with a comparative standard surface protective film formed by omitting the NH3 annealing process performed in the first embodiment and by not introducing a hydrogen element and/or a nitrogen element into the deposited oxide film.
Hereinbelow, a second embodiment of the bipolar semiconductor device according to the present invention will be described with reference to
The surface protective film 30 of the BJT 200 according to the second embodiment has a laminated structure composed of the thermal oxide film 31, the deposited oxide film 32, and the deposited nitride film 33. As in the case of the first embodiment, these films are formed on the SiC surface extending from the emitter region 14A except for the emitter electrodes 41 to the base contact region 23 except for the base electrode 42. In this case, the deposited oxide film 32 preferably contains at least one of a hydrogen element and a nitrogen element in an amount of 1018 to 1023 cm−3, more preferably 1019 cm−3 or more. If the amount of each of a hydrogen element and a nitrogen element contained in the deposited oxide film 32 is less than 1018 cm−3, the effect of removing surface states formed at the SiC surface cannot be obtained. On the other hand, if the amount of at least one of a hydrogen element and a nitrogen element exceeds 1023 cm−3, the film quality of the deposited oxide film 32 cannot be maintained.
The film thickness of the deposited oxide film 32 is preferably 150 to 1000 nm. If the film thickness of the deposited oxide film 32 is less than 150 nm, that is, less than the film thicknesses of electrodes, it is not easy to form electrodes by, for example, a lift-off method. In addition, there is also a case where electrical breakdown of the surface protective film occurs when a high voltage is applied to the semiconductor element. On the other hand, if the film thickness of the deposited oxide film 32 exceeds 1000 nm, the effect obtained by introducing a hydrogen element and/or a nitrogen element is reduced, and in addition, processing time increases, which increases manufacturing costs.
The method for manufacturing the BJT 200 according to the second embodiment can also be applied to a bipolar SIT (Static Induction Transistor) in the same manner as described above with reference to the first embodiment.
The current gain of the BJT 200 or SIT according to the second embodiment can be increased by about 20% by the surface protective film 30 composed of the thermal oxide film 31, the deposited oxide film 32, and the deposited nitride film 33. In this case, the deposited oxide film 32 contains a hydrogen element (hydrogen atoms) in an amount of about 6×1019 cm−3 and a nitrogen element (nitrogen atoms) in an amount of about 2×1019 cm−3 to 6×1019 cm−3. It has been confirmed that, in this case, the deposited oxide film 32 has a thickness in the range of 150 to 1000 nm and contains a hydrogen element and a nitrogen element in amounts within the above ranges. It is to be noted that the above-described effect of the surface protective film on an increase in current gain was evaluated by comparison with a comparative standard surface protective film formed by omitting the NH3 annealing process performed in the first embodiment and by not introducing a hydrogen element and/or a nitrogen element into the deposited oxide film.
Hereinbelow, a third embodiment of the bipolar semiconductor device according to the present invention will be described with reference to
The surface recombination current of the pn diode 300 according to the third embodiment can be improved by about 20% by the surface protective film 30 composed of the thermal oxide film 31 and the deposited oxide film 32, and therefore a leak current can be suppressed. In this case, the deposited oxide film 32 contains a hydrogen element (hydrogen atoms) in an amount of about 2×1019 to 3×1019 cm−3 and a nitrogen element (nitrogen atoms) in an amount of about 1×1018 to 1×1019 cm−3. It has been confirmed that, in this case, the deposited oxide film 32 has a film thickness in the range of 150 to 1000 nm and contains a hydrogen element and a nitrogen element in amounts within the above ranges. It is to be noted that the above-described effect of the surface protective film 30 on an increase in current gain was evaluated by comparison with a comparative standard surface protective film formed by omitting the NH3 annealing process performed in the third embodiment and by not introducing a hydrogen element and/or a nitrogen element into the deposited oxide film.
Hereinbelow, a fourth embodiment of the bipolar semiconductor device according to the present invention will be described with reference to
The surface recombination current of the pn diode 400 according to the fourth embodiment can be improved by about 20% by the surface protective film 30 composed of the thermal oxide film 31, the deposited oxide film 32, and the deposited nitride film 33, and therefore a leak current can be suppressed. The deposited oxide film 32 contains a hydrogen element (hydrogen atoms) in an amount of about 6×1019 cm−3 and a nitrogen element (nitrogen atoms) in an amount of about 2×1019 to 6×1019 cm−3. It has been confirmed that, in this case, the deposited oxide film 32 has a film thickness in the range of 150 to 1000 nm and contains a hydrogen element and a nitrogen element in amounts within the above ranges. It is to be noted that the above-described effect of the surface protective film 30 on an increase in current gain was evaluated by comparison with a comparative standard surface protective film formed by omitting the process of forming a deposited nitride film performed in the fourth embodiment and by not introducing a hydrogen element and/or a nitrogen element into the deposited oxide film.
It is to be noted that the structures, shapes, sizes, and positional relationships of the structural components of the semiconductor devices according to the above embodiments have been roughly described above only to such an extent that the present invention can be understood or carried out and the values and the compositions (materials) of the structural components are merely illustrative. Therefore, the present invention is not limited to the above embodiments and various modifications may be made thereto without departing from the technical scope defined by the claims.
According to the present invention, it is possible to increase the current gain of a bipolar SiC semiconductor device by forming a surface protective film containing predetermined concentrations of a hydrogen element and a nitrogen element so that surface states formed at the surface of the bipolar SiC semiconductor device are removed.
10 substrate
11 high-resistance layer
12 channel dope layer
13 base region
14 low-resistance layer
14A emitter region
21 silicon oxide film
23 base contact region
30 surface protective film
31 thermal oxide film
32 deposited oxide film
33 deposited nitride film
41 emitter electrode
42 base electrode
43 collector electrode
51 upper-layer electrode
52 interlayer film
61 cathode region
62 anode region
100 bipolar semiconductor device (BJT)
200 BJT
300 pn diode
400 pn diode
Number | Date | Country | Kind |
---|---|---|---|
2008-217391 | Aug 2008 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP2009/064776 | 8/25/2009 | WO | 00 | 3/23/2011 |