Claims
- 1. A bonded wafer integrated circuit, comprising:
- (a) a handle die having a dielectric layer;
- (b) a device silicon layer substantially free of nitrogen;
- (c) means for bonding the device silicon layer to the dielectric layer of said handle die, said means for bonding having a layer of silicon oxynitride; and
- (d) interconnected transistors in and at a surface of said device silicon layer.
- 2. The integrated circuit of claim 1, wherein:
- (a) said device silicon layer includes doped buried layers abutting said silicon oxynitride layer.
- 3. The integrated circuit of claim 1, wherein:
- (a) said handle die is silicon; and
- (b) said dielectric layer is silicon oxide.
- 4. The integrated circuit of claim 1 wherein the means for bonding is about 500-800 Angstroms thick.
- 5. The bonded integrated circuit of claim 1 wherein the device layer has a SIMS profile indicating less than 10,000 counts per second of nitrogen ions in said device layer.
Parent Case Info
This is a division of application Ser. No. 07/921,197 filed on Jul. 28, 1992, U.S. Pat. No. 5,362,667.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
56-58269 |
May 1981 |
JPX |
2-18961 |
Jan 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Burkhardt, "Composite Silicon Dioxide-Silicon Oxynitride Insulating Layer," IBM Technical Disclosure Bulletin, vol. 13, No. 1, Jun. 1970, p. 21. |
Haisma, et al., "Silicon-on-Insulator Wafer Bonding-Wafer Thinning Technological Evaluations", Japanese Journal Appl. Phys., vol. 28, No. 8, 1989, Japan. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
921197 |
Jul 1992 |
|