Bonded wafer substrate utilizing roughened surfaces for use in MEMS structures

Information

  • Patent Grant
  • 8253243
  • Patent Number
    8,253,243
  • Date Filed
    Friday, July 8, 2011
    13 years ago
  • Date Issued
    Tuesday, August 28, 2012
    12 years ago
Abstract
A method of manufacturing a semiconductor device includes providing first and second semiconductor substrates, each having first and second main surfaces opposite to one another. A roughened surface is formed on at least one of the first main surface of the first semiconductor substrate and the second main surface of the second semiconductor substrate. A dielectric layer is formed on the first main surface of the semiconductor substrate and the second semiconductor substrate is disposed on the dielectric layer opposite to the first semiconductor substrate. The second main surface of the second semiconductor substrate contacts the dielectric layer.
Description
BACKGROUND OF THE INVENTION

An embodiment of the present invention relates generally to a method of manufacturing a semiconductor device, and more particularly, to a method of manufacturing a silicon-on-insulator (SOI) wafer for use in microelectromechanical systems (MEMS).


Semiconductor wafer fabrication generally refers to the process of making integrated circuits on silicon wafers. A typical semiconductor wafer is generally circular in plan view and has a diameter on the order of 25-300 millimeters (mm). Individual electronic circuits or devices are formed across at least one surface of the wafer and then the wafer is typically cut (sawed or diced) into a plurality of individual “dies” for packaging into individual integrated circuits (ICs).


SOI semiconductors, dielectric isolation (DI) semiconductors, and bonded wafer semiconductor devices are generally known in the art. For example, basic known processes to bond semiconductor wafers include forming a layer of silicon dioxide (which may be a buried oxide layer) on one silicon wafer, sometimes referred to as the “handle wafer,” placing a second silicon wafer (device layer) on the silicon dioxide, and annealing (i.e., generally heating to and holding at a suitable temperature and then cooling at a suitable rate) the stacked wafers to form a bonded wafer semiconductor device having a buried oxide layer. Other methods of forming SOI semiconductor wafers are also known.


The development of MEMS technology has provided the ability to combine microelectronic circuits and mechanical parts, such as cantilevers, membranes, holes, and the like, onto a single chip. MEMS chips may be developed to provide, for example, inertia sensors (e.g., for use in an accelerometer), radio frequency (RF) switches, and pressure sensors, and may also be used in optics applications, such as for digital light processing (DLP) televisions.


The MEMS chips are often manufactured using SOI wafers, wherein at least a portion of the buried oxide layer is etched out as a sacrificial layer. In the example of an inertia sensor, a proof mass is formed in the device layer and is suspended from the device layer by one or more membranes. Following the removal of the buried oxide layer, the proof mass is free to move in the resulting cavity.


Unfortunately, difficulties may arise to the extent that the proof mass or the membranes may contact the top surface of the handle wafer. Typically, the bottom surface of the device layer and the top layer of the handle wafer are highly polished. As a result, the two surfaces are prone to sticking to one another by way of the electrostatic or van der Waals forces. This phenomenon is known as “stiction.”


It is desirable to manufacture a SOI wafer, and more specifically a MEMS device, such that the SOI substrate stiction may be eliminated or greatly reduced between the handle wafer and device layer surfaces.


BRIEF SUMMARY OF THE INVENTION

Briefly stated, various embodiments of the present invention comprise a method of manufacturing a semiconductor device. The method includes providing a first semiconductor substrate having first and second main surfaces opposite to each other and providing a second semiconductor substrate having first and second main surfaces opposite to each other. A roughened surface is formed on at least one of the first main surface of the first semiconductor substrate and the second main surface of the second semiconductor substrate. A dielectric layer is formed on the first main surface of the semiconductor substrate and the second semiconductor substrate is disposed on the dielectric layer opposite to the first semiconductor substrate. The second main surface of the second semiconductor substrate contacts the dielectric layer.


Other preferred embodiments of the present invention comprise a method of manufacturing a semiconductor device. The method includes providing a first semiconductor substrate having first and second main surfaces opposite to each other. A second semiconductor substrate is provided having first and second main surfaces opposite to each other. A cavity is formed from the second main surface of the second semiconductor substrate. A dielectric layer is formed on the first main surface of the semiconductor substrate. The second semiconductor substrate is disposed on the dielectric layer opposite to the first semiconductor substrate. The second main surface of the second semiconductor substrate contacts the dielectric layer. A bottom surface of the cavity is roughened.


Various other embodiments of the present invention comprise a SOI wafer including a semiconductor substrate having first and second main surfaces opposite to each other, a dielectric layer disposed on at least a portion of the first main surface of the semiconductor substrate, and a device layer having first and second main surfaces. The second main surface of the device layer is disposed on a surface of the dielectric layer opposite to the semiconductor substrate. At least one of the first main surface of the semiconductor substrate and the second main surface of the device layer has a roughened surface.





BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing summary, as well as the following detailed description of preferred embodiments of the invention, will be better understood when read in conjunction with the appended drawings. For the purpose of illustration, there are shown in the drawings embodiments which are presently preferred. It should be understood, however, that the invention is not limited to the precise arrangements and instrumentalities shown.


In the drawings:



FIG. 1A is an enlarged partial cross-sectional elevational view of a SOI wafer wherein the device layer includes a roughened surface in accordance with a preferred embodiment of the present invention;



FIG. 1B is an enlarged partial cross-sectional elevational view of a SOI cavity wafer wherein the device layer includes a roughened surface in accordance with a preferred embodiment of the present invention;



FIG. 1C is an enlarged partial cross-sectional elevational view of a SOI wafer wherein the handle wafer includes a roughened surface in accordance with a preferred embodiment of the present invention;



FIG. 1D is an enlarged partial cross-sectional elevational view of a SOI wafer wherein both the device layer and the handle wafer include roughened surfaces in accordance with a preferred embodiment of the present invention;



FIG. 2A is an enlarged partial cross-sectional elevational view of a handle wafer following a roughening of the top surface;



FIG. 2B is an enlarged partial cross-sectional elevational view of the handle wafer of FIG. 2A following deposition of a dielectric layer;



FIG. 2C is an enlarged partial cross-sectional elevational view of the handle wafer of FIG. 2B following polishing of the top surface of the dielectric layer;



FIG. 2D is an enlarged partial cross-sectional elevational view of the handle wafer of FIG. 2C following application of a device layer;



FIG. 3A is an enlarged partial cross-sectional elevational view of a handle wafer following patterning and etching of the top surface;



FIG. 3B is an enlarged partial cross-sectional elevational view of the handle wafer of FIG. 3A following deposition of a dielectric layer;



FIG. 3C is an enlarged partial cross-sectional elevational view of the handle wafer of FIG. 3B following patterning and etching of the top surface;



FIG. 4A is an enlarged partial cross-sectional elevational view of a roughened handle wafer following formation of a dielectric layer and an intermediate bonding layer;



FIG. 4B is an enlarged partial cross-sectional elevational view of the handle wafer of FIG. 4A following polishing of the intermediate bonding layer;



FIG. 4C is an enlarged partial cross-sectional elevational view of the handle wafer of FIG. 4B following application of a device layer;



FIG. 5A is an enlarged partial cross-sectional elevational view of a SOI cavity wafer;



FIG. 5B is an enlarged partial cross-sectional elevational view of the SOI cavity wafer of FIG. 5A wherein a surface of the cavity has been roughened; and



FIG. 5C is an enlarged partial cross-sectional elevational view of a SOI cavity wafer with a roughened surface having raised features therein.





DETAILED DESCRIPTION OF THE INVENTION

Certain terminology is used in the following description for convenience only and is not limiting. The words “right”, “left”, “lower”, and “upper” designate directions in the drawings to which reference is made. The words “inwardly” and “outwardly” refer to directions toward and away from, respectively, the geometric center of the device and designated parts thereof. The terminology includes the above-listed words, derivatives thereof, and words of similar import. Additionally, the words “a” and “an”, as used in the claims and in the corresponding portions of the specification, mean “at least one.”


As used herein, reference to conductivity will be limited to the embodiment described. However, those skilled in the art know that p-type conductivity can be switched with n-type conductivity and the device would still be functionally correct (i.e., a first or a second conductivity type). Therefore, where used herein, reference to n or p can also mean either n or p or p and n can be substituted therefor.


Furthermore, n+ and p+ refer to heavily doped n and p regions, respectively; n++ and p++ refer to very heavily doped n and p regions, respectively; n and p refer to lightly doped n and p regions, respectively; and n−− and p−− refer to very lightly doped n and p regions, respectively. However, such relative doping terms should not be construed as limiting.


Referring to the drawings in detail, wherein like reference numerals indicate like elements throughout, there is shown in FIG. 1A a partial cross-sectional elevational view of a wafer 10a manufactured in accordance with various preferred embodiments of the present invention. A handle wafer 12a includes a bottom surface 11a and a top surface 13a. A dielectric layer 14a is disposed on the top surface 13a of the handle wafer 12a. A device layer 16a is disposed on the dielectric layer 14a opposite the handle wafer 12a. The device layer 16a also includes a top surface 17a and a bottom surface 15a. The bottom surface 15a of the device layer 16a is roughened, rather than polished, which reduces the probability of stiction with the handle wafer 12a once the dielectric layer 14a is removed.



FIG. 1B shows a cavity SOI wafer 10b. A cavity 20b is formed in the handle wafer 12b from the top surface 13b extending toward the bottom surface 11b. The dielectric material 14b does not fill the cavity 20b, but rather caps the cavity 20b. As before, a bottom surface 15b of the device layer 16b is roughened, unlike the smoother top surface 17b.



FIG. 1C shows a SOI wafer 10c wherein the device layer 16c includes a smooth bottom surface 15c. However, the top surface 13c of the handle wafer 12c, on which the dielectric layer 14c is disposed, is roughened. In FIG. 1D, both the top surface 13d of the handle wafer 12d and the bottom surface 15d of the device layer 16d are roughened and in contact with the dielectric layer 14d. In all embodiments, at least one of the top surface 13 of the handle wafer 12 and the bottom surface 15 of the device layer 16 is roughened to reduce stiction.



FIGS. 2A-2D illustrate a method of manufacturing a SOI wafer 110 in accordance with one preferred embodiment of the present invention. In FIG. 2A, a handle wafer 112 having opposing bottom and top surfaces 111, 113 is provided. Preferably, the handle wafer 112 is formed of silicon (Si). But, the handle wafer 112 may be formed of other materials such as gallium arsenide (GaAs), germanium (Ge), or the like. Initially, both the bottom surface 111 and the top surface 113 may be relatively smooth. In the presently described embodiment, the top surface 113 is roughened according to one or more of various techniques known in the art. For example, one may roughen the top surface 113 of the handle wafer 112 by low roughness average (Ra) grinding and/or polishing. Alternatively, one may employ deep reactive ion etching (DRIE) to roughen the surface 113. DRIE utilizes an ionized gas, or plasma, to remove material from the handle wafer 112, such as, for example, sulfur hexafluoride (SF6). An isotropic wet chemical etch is also available for surface roughening. Wet etching includes the application of a liquid etchant to the surface 113 of the handle wafer 112, such as, for example, a hydrofluoric (HF) acid.


In FIG. 2B, a dielectric or buried oxide layer 114 is formed on the rough top surface 113 of the handle wafer 112. The dielectric layer 114 may be applied using one of thermal growth, low pressure (LP) chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atmospheric pressure chemical vapor deposition (APCVD), and deposition. The dielectric layer 114 is preferably formed of an oxide. Alternatively, the dielectric layer 114 may be a nitride, silicon-oxynitride, or other known dielectrics. The dielectric layer 114 on the handle wafer 112 may be formed by any known technique. The dielectric layer 114 may also be made from multiple layers of the same or different materials.


Referring to FIG. 2C, preferably, a top surface 114p of the dielectric layer 114 may be ground and/or polished sufficiently to leave a polished, flat, clean surface, which is ideally defect free. For example, a chemical-mechanical polishing (CMP) process may be used to planarize the top surface 114p of the dielectric layer 114. CMP employs a polishing pad in conjunction with an applied corrosive chemical slurry. CMP is generally a finer process than grinding, though the top surface 114p of the dielectric layer 114 may first be ground, if necessary, using processes described above to achieve a desired thickness of the dielectric layer 114.


Referring to FIG. 2D, a device layer 116 having bottom and top surfaces 115, 117 can be formed by bonding or otherwise forming a semiconductor layer on the dielectric layer 114. Preferably, the device layer 116 is silicon. But, the device layer 116 may be formed of other materials such as gallium arsenide, germanium, or the like. For example, the device layer 116 is typically a doped p-type or n-type silicon layer.


When the device layer 116 is formed on the dielectric layer 114 opposite the handle wafer 112, the stacked wafers 112, 116 are annealed (i.e., generally heated to and held at a suitable temperature and then cooled at a suitable rate) to form the bonded-wafer semiconductor device 110. The annealing/bonding process may include heating the stacked wafers 112, 116 in an annealing furnace for a number of minutes or hours. For example, the stacked wafers 112, 116 may be placed in an annealing furnace at 800-1200° C. for few a minutes to several hours to cause the materials to sufficiently bond. The annealing process may be performed in an inert ambient atmosphere, e.g., nitrogen gas, or in an oxidizing ambient atmosphere, e.g., pure oxygen, oxygen/nitrogen mixture, steam or the like. During a “wet” anneal, i.e., when steam is the ambient, the steam is generated using a mixture of oxygen and hydrogen typically above 800° C. Other known methods of bonding wafers 112, 116 to form SOI devices 110 include using a liquid oxidant or multiple layers of oxides and/or nitrides between the wafers prior to annealing.


Following the bonding of the wafers 112, 116, the top surface 117 of the device layer 116 is ground and polished, according to techniques described above, to the required thickness. The SOI device 110 is thus ready for subsequent processing, such as formation of proof masses, removal of a portion of the dielectric layer 114, or the like.


It is apparent to one skilled in the art that various embodiments are not limited to the method described above. For example, the top surface 113 of the handle wafer 112 may be polished while the bottom surface 115 of the device layer 116 may be roughened using one or more of the roughening techniques described above. Such a process would result in a SOI wafer 110 similar to the device shown in FIG. 1A. Additional steps may also be performed, such as formation of a cavity in the handle wafer 112, as shown in FIG. 1B. Alternatively, both the top surface 113 of the handle wafer 112 and the bottom surface 115 of the device layer 116 may be roughened using one or more of the techniques described above. Such a process would result in a SOI wafer 110 similar to the device shown in FIG. 1D.



FIGS. 3A-3C illustrate another method of manufacturing a SOI wafer 210 in accordance with further embodiments of the present invention. In FIG. 3A, a handle wafer 212 having opposing bottom and top surfaces 111, 113 is provided. As before, the handle wafer 212 is preferably formed of silicon, but may be formed of other materials such as gallium arsenide, germanium, or the like. Initially, both the bottom surface 211 and the top surface 213 may be relatively smooth. The top surface 213 is then masked with a photoresist patterning layer (not shown) and etched to form a pattern of trenches 230 and mesas 232, preferably having a very fine pitch, to roughen the top surface 213. The pattern is not limited to the design shown in FIG. 3A but includes any pattern wherein the surface 213 of the handle wafer 212 is sufficiently varied to reduce stiction with the device layer 216 (FIG. 3C). The trenches 230 may be formed utilizing techniques known in the art such as plasma etching, RIE, sputter etching, vapor phase etching, chemical etching, DRIE, or the like.


In FIG. 3B, a dielectric or buried oxide layer 214 is formed on the trenched top surface 213 of the handle wafer 212. As described above, the buried oxide layer 214 may be applied using one of thermal growth, LPCVD, PECVD, APCVD, and deposition. The buried oxide layer 214 is again preferably formed of an oxide but may be a nitride, silicon-oxynitride, or other known dielectrics.


Referring to FIG. 3C, a device layer 216 having bottom and top surfaces 215, 217 can be formed by bonding or otherwise forming a semiconductor layer on the buried oxide layer 214. As before, the device layer 216 is preferably silicon, but may be formed of other materials such as gallium arsenide, germanium, or the like. For example, the device layer 216 is typically a doped p-type or n-type silicon layer. When the device layer 216 is placed on the dielectric layer 214 opposite the handle wafer 212, the stacked wafers 212, 216 are annealed according to the techniques described above. Following the bonding of the wafers 212, 216, the top surface 217 of the device layer 216 is ground and polished, according to techniques described above, to the required thickness. The SOI device 210 is thus ready for subsequent processing, such as formation of proof masses, removal of a portion of the dielectric layer 214, or the like.


It is apparent to one skilled in the art that various embodiments are not limited to the method described above. For example, the top surface 213 of the handle wafer 212 may be polished while the bottom surface 215 of the device layer 216 may include the trench 230 and mesa 232 pattern. Additional steps may also be performed, such as formation of a cavity in the handle wafer 212. Alternatively, both the top surface 213 of the handle wafer 212 and the bottom surface 215 of the device layer 216 may include trench 230 and mesa 232 patterns.



FIGS. 4A-4C illustrate yet another method of manufacturing a SOI wafer 310 in accordance with still further embodiments of the present invention. In FIG. 4A, a dielectric layer 314 is formed on a roughened top surface 313 of a handle wafer 312 as described above. An intermediate bonding layer 350 is formed on the top surface 314p of the dielectric layer 314, which preferably substantially mirrors the roughening of the handle wafer 312. The intermediate bonding layer 350 is preferably formed of a material suitable for assisting the bonding of the device layer 316 (FIG. 4C), such as tetraethyl orthosilicate (TEOS), suitable sol-gels, glass, or the like. In FIG. 4B, a top surface 350p of the intermediate bonding layer 350 is smoothed using CMP or the like as described above. The device layer 316 is formed in FIG. 4C on the top surface 350p of the intermediate bonding layer 350 using techniques described above.


It is apparent to one skilled in the art that various embodiments are not limited to the method described above. For example, the top surface 313 of the handle wafer 312 may be polished while the bottom surface 315 of the device layer 316 may be roughened. Additional steps may also be performed, such as formation of a cavity in the handle wafer 312. Alternatively, both the top surface 313 of the handle wafer 312 and the bottom surface 315 of the device layer 316 may be roughened.


Still another embodiment of the present invention is shown in FIGS. 5A-5C. A SOI wafer 410 is shown in FIG. 5A formed from a handle wafer 412, a dielectric layer 414, and a device layer 416. A cavity 420 is formed from the top surface 413 of the handle wafer 412 beneath the dielectric layer 414. Surfaces 411, 413 of the handle wafer 412 and surfaces 415, 417 of the device layer 416 are shown in FIG. 5A without roughening. However, one or more of the surfaces 411, 413, 415, 417, or portions thereof, may be roughened according to embodiments of the present invention described above. The cavity 420 includes a bottom surface 419 opposite to the dielectric layer 414.


As shown in FIG. 5B, the bottom surface 419 of the cavity 420 is roughened to reduce stiction. The roughening of the bottom surface 419 is preferably performed using a combination of a chemical oxide growth using highly oxidizing solutions (e.g., ammonia and hydrogen peroxide solution, sulfuric acid and hydrogen peroxide solution, de-ionized water and ozone, or the like) and an RIE silicon etch that, in conjunction with the chemical oxide, provides a heavily micromasked (black silicon) surface. However, alternative roughening methods may be used. FIG. 5C shows the cavity 420 including several raised features 422 (e.g. pillars, mesas, or the like). Surfaces 421 of the raised features 422 are also preferably roughened as described above.


The technique described above for roughening the bottom surface of the cavity 420 may also be utilized for other recessed features, such as trenches or the like. The recessed features may also be formed from other surfaces (e.g., surfaces 411, 415, 417) of the handle wafer 412 or device layer 416. Similarly, the technique described above may be to other surfaces (e.g., surfaces 411, 413, 415, 417) or raised features thereon. This technique may thus be used to create antireflection coatings on various devices and sensors. Further, recessed features (such as the cavity 420) or raised features (such as the pillars 422) may be created after roughening of corresponding surfaces. For example, the cavity 420 may be formed after roughening of a portion of the top surface 413 of the handle wafer 412, thus resulting in a roughened bottom surface 419 upon completion of the cavity 420. An advantage is therefore provided in that a recessed feature can be etched to a more precise depth with a greater degree of roughness.


It should be recognized by those skilled in the art that the surface roughening techniques described above may be applied to any bonded semiconductor substrate involving at least one plane wafer. For example, the techniques may be applied to devices having multiple layers of SOI, cavity SOI wafers, and engineered substrates. The techniques described above may also be used to form a buried antireflective layer in optical or infrared (IR) applications. Further, roughening of the surfaces may be confined to certain portions, areas, or the like, and need not blanket the entire surface.


It will be appreciated by those skilled in the art that changes could be made to the embodiments described above without departing from the broad inventive concept thereof. It is understood, therefore, that the invention is not limited to the particular embodiments disclosed, but it is intended to cover modifications within the spirit and scope of the present invention as defined by the appended claims.

Claims
  • 1. A semiconductor on insulator (SOI) wafer comprising: (a) a semiconductor substrate having first and second main surfaces opposite to each other;(b) a dielectric layer disposed on at least a portion of the first main surface of the semiconductor substrate;(c) a device layer having first and second main surfaces, the second main surface of the device layer being disposed on a surface of the dielectric layer opposite to the semiconductor substrate, the second main surface of the device layer being a roughened surface and the first main surface of the semiconductor substrate being smooth,the semiconductor substrate including a cavity at least partially beneath the dielectric layer.
  • 2. The SOI wafer of claim 1, further comprising: (d) at least one feature extending from a bottom surface of the cavity.
  • 3. The SOI wafer of claim 2, wherein the at least one feature includes a roughened surface.
  • 4. The SOI wafer of claim 1, wherein the cavity has a roughened bottom surface.
  • 5. The SOI wafer of claim 1, wherein the SOI wafer is a microelectromechanical systems (MEMS) device.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a divisional application of U.S. patent application Ser. No. 12/413,972, filed Mar. 30, 2009, currently pending, entitled “Bonded Wafer Substrate for Use in MEMS Structures,” which claims the benefit of U.S. Provisional Patent Application No. 61/040,210, filed Mar. 28, 2008, entitled “Bonded Wafer Substrate for Use in MEMS Structures,” the entire contents of all of which are incorporated by reference herein.

US Referenced Citations (94)
Number Name Date Kind
4158206 Neilson Jun 1979 A
4211582 Horng et al. Jul 1980 A
4238278 Antipov Dec 1980 A
4491486 Iwai Jan 1985 A
4771016 Bajor et al. Sep 1988 A
4866004 Fukushima Sep 1989 A
4895810 Meyer et al. Jan 1990 A
4994406 Vasquez et al. Feb 1991 A
5019522 Meyer et al. May 1991 A
5045903 Meyer et al. Sep 1991 A
5216275 Chen Jun 1993 A
5266135 Short et al. Nov 1993 A
5334273 Short et al. Aug 1994 A
5362667 Linn et al. Nov 1994 A
5366914 Takahashi et al. Nov 1994 A
5387555 Linn et al. Feb 1995 A
5395790 Lur Mar 1995 A
5432113 Tani Jul 1995 A
5435888 Kalnitsky et al. Jul 1995 A
5472888 Kinzer Dec 1995 A
5506421 Palmour Apr 1996 A
5517047 Linn et al. May 1996 A
5598018 Lidow et al. Jan 1997 A
5726469 Chen Mar 1998 A
5728624 Linn et al. Mar 1998 A
5742087 Lidow et al. Apr 1998 A
5744852 Linn et al. Apr 1998 A
5744994 Williams Apr 1998 A
5786619 Kinzer Jul 1998 A
5849627 Linn et al. Dec 1998 A
5902127 Park May 1999 A
5926713 Hause et al. Jul 1999 A
5929690 Williams Jul 1999 A
5939754 Hoshi Aug 1999 A
5994751 Oppermann Nov 1999 A
6008106 Tu et al. Dec 1999 A
6081009 Neilson Jun 2000 A
6146979 Henley et al. Nov 2000 A
6174773 Fujishima Jan 2001 B1
6175141 Hofbauer et al. Jan 2001 B1
6184555 Tihanyi et al. Feb 2001 B1
6190970 Liao et al. Feb 2001 B1
6198127 Kocon Mar 2001 B1
6214698 Liaw et al. Apr 2001 B1
6222229 Hebert et al. Apr 2001 B1
6239463 Williams et al. May 2001 B1
6265281 Reinberg Jul 2001 B1
6291856 Miyasaka et al. Sep 2001 B1
6300171 Frisina Oct 2001 B1
6307246 Nitta et al. Oct 2001 B1
6310365 Chen Oct 2001 B1
6359309 Liao et al. Mar 2002 B1
6362505 Tihanyi Mar 2002 B1
6391723 Frisina May 2002 B1
6410958 Usui et al. Jun 2002 B1
6426991 Mattson et al. Jul 2002 B1
6452230 Boden, Jr. Sep 2002 B1
6459124 Zhang et al. Oct 2002 B1
6465325 Ridley et al. Oct 2002 B2
6495421 Luo Dec 2002 B2
6501130 Disney Dec 2002 B2
6501146 Harada Dec 2002 B1
6504230 Deboy et al. Jan 2003 B2
6509220 Disney Jan 2003 B2
6512267 Kinzer et al. Jan 2003 B2
6534367 Peake et al. Mar 2003 B2
6566201 Blanchard May 2003 B1
6613644 Lachner Sep 2003 B2
6624494 Blanchard et al. Sep 2003 B2
6635906 Chen Oct 2003 B1
6686244 Blanchard Feb 2004 B2
6710400 Blanchard Mar 2004 B2
6710403 Sapp Mar 2004 B2
6710418 Sapp Mar 2004 B1
6713813 Marchant Mar 2004 B2
6762473 Goushcha et al. Jul 2004 B1
6787872 Kinzer et al. Sep 2004 B2
6797589 Adams et al. Sep 2004 B2
6936867 Chen Aug 2005 B2
6936907 Chen Aug 2005 B2
6998681 Chen Feb 2006 B2
7015104 Blanchard Mar 2006 B1
7023069 Blanchard Apr 2006 B2
7041560 Hshieh May 2006 B2
7052982 Hshieh et al. May 2006 B2
7109110 Hshieh Sep 2006 B2
7242069 Bui et al. Jul 2007 B2
7446018 Brogan et al. Nov 2008 B2
7579667 Brogan et al. Aug 2009 B2
8030133 Wilson Oct 2011 B2
20020070418 Kinzer et al. Jun 2002 A1
20050090107 Draney et al. Apr 2005 A1
20050176192 Hshieh Aug 2005 A1
20070063217 Brogan et al. Mar 2007 A1
Foreign Referenced Citations (3)
Number Date Country
2005001941 Jan 2005 WO
2005001941 Jan 2005 WO
2005031880 Apr 2005 WO
Related Publications (1)
Number Date Country
20110260265 A1 Oct 2011 US
Provisional Applications (1)
Number Date Country
61040210 Mar 2008 US
Divisions (1)
Number Date Country
Parent 12413972 Mar 2009 US
Child 13179175 US