1. Field of the Invention
The present invention generally relates to a capacitor structure, and more particularly, to a capacitor structure with interconnected dual damascene profiles made from preformed dual damascene structures and a method of manufacturing the same.
2. Description of the Prior Art
For several decades, the miniaturization of CMOS technology has been the most important technology requirements for increasing developing microprocessor performance and Dynamic Random Access Memories (DRAMs) density. Embedded DRAM (eDRAM), thanks to its native high integration density, allows bringing large memory volume close to computing cores and is widely used as a data buffer or cache at system-on-chip (SOC). With a 2× to 3× higher density than standard Static Random Access Memory (SRAM), it provides a competitive solution for many system design challenges: high performance computing, video processing, server applications, gaming, etc.
A DRAM generally includes an array of bit cells, each cell capable of storing a bit of information. A typical cell configuration consists of a capacitor for storing a charge (i.e., the bit of information) and an access transistor that provides access to the capacitor during read and write operations. The access transistor is connected between a bit line and the capacitor, and is gated (turned on or off) by a word line signal. During a read operation, the stored bit of information is read from the cell via the associated bit line. During a write operation, a bit of information is stored into the cell from the bit line via the transistor. The cells are dynamic in nature due to leakage, and therefore must be periodically refreshed.
Though DRAM is a competitive solution for system design, the performance of the high-density DRAM has not kept pace with the high-performance microprocessor speed, thereby hindering a system performance improvement. For example, with the migration of process node from 45 nm, 32 nm, 22 nm to even 16 nm node, the necessary capacity volume of the capacitor in DRAM cell must be kept to maintain the performance. The current approach in industry to keep the capacity volume of the capacitor is generally to: 1) increase the capacitor depth; 2) increase the dielectric k value (dielectric constant); or 3) thin down the dielectric thickness. Since the approaches 2) and 3) are susceptible to leakage issue, the best way to keeping capacity volume is by increasing the capacitor depth.
However, either for deep-trench type or stack type eDRAM, the depth of trench for accommodating the capacitor can not go deeper due to the physical limitation of etch process, thus it is difficult to keep the necessary capacity volume while the advanced process node keeps migrating and improving.
As above-explained, in order to increase the capacity volume of conventional eDRAM, an innovative process scheme for manufacturing the capacitor structure in stack configuration is provided in present invention. The novel process scheme of present invention uses an existing mature dual damascene process in the industry to form the capacitor trench, rather than using conventional dry etch process, thus the depth of capacitor trench can be significantly increased without being confined by the limitation of the etch process.
One object of the present invention is to provide a capacitor structure, comprising: a substrate with a plurality of dielectric layers sequentially formed thereon; a trench formed in said dielectric layers, wherein said trench is composed of at least two interconnected dual damascene recesses, each dual damascene recess formed in one said dielectric layer; and a capacitor multilayer disposed on the sidewall of said trench.
Another object of the present invention is to provide a method for manufacturing capacitor structures, comprising the steps of: providing a substrate with a plurality of dielectric layers sequentially disposed thereon and a plurality of interconnected dual damascene structures disposed in said dielectric layers; removing a number of said interconnected dual damascene structures to form a trench with at least two interconnected dual damascene recesses in said dielectric layers; and forming a capacitor multilayer on the sidewall of said trench.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The accompanying drawings are included to provide a further understanding of the embodiments, and are incorporated in and constitute a part of this specification. The drawings illustrate some of the embodiments and, together with the description, serve to explain their principles. In the drawings:
It should be noted that all the figures are diagrammatic. Relative dimensions and proportions of parts of the drawings have been shown exaggerated or reduced in size, for the sake of clarity and convenience in the drawings. The same reference signs are generally used to refer to corresponding or similar features in modified and different embodiments.
In the following detailed description of the present invention, reference is made to the accompanying drawings which form a part hereof and is shown by way of illustration and specific embodiments in which the invention may be practiced. These embodiments are described in sufficient details to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
Please refer now to
First, please refer to
Refer again to
Furthermore, a plurality of interconnect structures 107 (implemented as a dual damascene configuration) are formed within each dielectric layer 103. Each interconnect structure 107 includes an upper metal line 107a (ex. M1, M2, M3) and lower corresponding vias 107b (ex. V0, V1, V2) to constitute a dual damascene structure. The upper and lower interconnect structures 107 in adjacent dielectric layers 103 may interconnect each other to form a complete circuitry. The dual damascene interconnect structures 107 can be formed in the dielectric layer IMD1-IMD3, for example, by using standard lithography including via and trench patterning and subsequent etch processes followed by polishing, cleans, etc, as typically done in a conventional dual damascene process. Redundant description is, therefore, omitted herein for the simplicity. The via portion 107b of the lowest interconnect structures 107 in dielectric layer IMD1 is connected with a contact plug 104 formed in the ILD layer 101. The contact plug 104 may be, for example, further connected to an access transistor (not shown) on the substrate 100. A barrier layer 106 may be formed surrounding the contact plug 104. The access transistor may include a word line to gate the connection between a bit line (not shown) and the interconnect structures 107. For simplicity, the trivial features will not be shown in the figures. As previously explained, please note that the layout shown is not intended to implicate any particular feature spacing or density. Rather, this layout is simply an arbitrary example, and any number of other layout designs can benefit from an embodiment of the present invention.
In addition, as shown in
Refer now to
Refer now to
Furthermore, please refer now to
For example, please refer now to
Please refer now to
The insulator in the capacitor multilayer 119 is typically implemented with a high-k dielectric (to reduce capacitance loss when scaling down capacitor area), but in a more general sense, any dielectric material appropriate for the given application can be used (including dielectric materials such as silicon dioxide and silicon nitride). Examples of high-k gate dielectric materials include, for instance, hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate. In some embodiments, additional processing may be performed on the high-k dielectric layer, such as an annealing process to improve the quality of the high-k material.
The top and bottom metal electrodes in the capacitor multilayer 119 can be implemented, for example, with any suitable metal or silicon containing layers. In some example embodiments, the top and/or bottom electrodes may include aluminum, carbon, chromium, cobalt, hafnium, iridium, molybdenum, niobium, platinum, ruthenium, poly-silicon, tantalum, titanium, tungsten, vanadium, zirconium, and combinations and/or nitrides or oxides thereof (e.g., iridium oxide, ruthenium oxide, tantalum carbide, tantalum aluminum carbide, tantalum nitride, tantalum aluminum nitride, titanium carbide, titanium nitride, titanium aluminum nitride, and tungsten nitride, to name a few). In addition, and in accordance with some embodiments, note that one or both of the top and bottom electrodes can be a laminated structure or otherwise formed from a plurality of layers (having the same or different materials). Further note that the bottom electrode material and/or configuration may be different from the top electrode material and/or configuration. Any number of conventional or custom electrode configurations can be used in accordance with an embodiment of the present invention, as will be appreciated.
Please refer now to
As will be appreciated in light of this disclosure, the capacitor can span one or more metal layers of a given structure, where each layer generally includes metal lines and/or vias for electrically connecting one layer to the next and/or to various electronic circuitry otherwise integrated into the overall structure. Thus, eDRAM capacitors can be integrated, for instance, into a back-end logic fabrication process for a processor (or other functional circuit) where the capacitors and various interconnect features (e.g., metal logic lines and vias, etc) share the same layers. By spanning the capacitor over multiple layers, greater capacitance levels can be achieved. The larger the capacitance of a given eDRAM cell, the greater the charge that can be stored by that cell.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
6081021 | Gambino et al. | Jun 2000 | A |
6624018 | Yu et al. | Sep 2003 | B1 |
20020182857 | Liu et al. | Dec 2002 | A1 |
20030060052 | Kim et al. | Mar 2003 | A1 |
20030073279 | Chiang | Apr 2003 | A1 |
20030102522 | Lee | Jun 2003 | A1 |
20030129805 | Kim | Jul 2003 | A1 |
20030186535 | Wong et al. | Oct 2003 | A1 |
20030214043 | Saitoh et al. | Nov 2003 | A1 |
20040051131 | Miyajima | Mar 2004 | A1 |
20040077143 | Lee et al. | Apr 2004 | A1 |
20040163233 | Gernhardt et al. | Aug 2004 | A1 |
20050121787 | Uchida | Jun 2005 | A1 |
20060145293 | Cho | Jul 2006 | A1 |
20060199330 | Nakamura et al. | Sep 2006 | A1 |
20060214265 | Goebel et al. | Sep 2006 | A1 |
20060234443 | Yang et al. | Oct 2006 | A1 |
20070063240 | Torres et al. | Mar 2007 | A1 |
20070080382 | Kikuchi et al. | Apr 2007 | A1 |
20070152258 | Kim | Jul 2007 | A1 |
20070155091 | Park | Jul 2007 | A1 |
20070164434 | Watanabe | Jul 2007 | A1 |
20080050874 | Won et al. | Feb 2008 | A1 |
20080054328 | Wang | Mar 2008 | A1 |
20080054329 | Kim et al. | Mar 2008 | A1 |
20080064124 | Wang | Mar 2008 | A1 |
20080073685 | Wang | Mar 2008 | A1 |
20080182405 | Liu et al. | Jul 2008 | A1 |
20080203531 | Imai et al. | Aug 2008 | A1 |
20080206999 | Imada et al. | Aug 2008 | A1 |
20080217738 | Wang | Sep 2008 | A1 |
20080318378 | Wu et al. | Dec 2008 | A1 |
20090032953 | Kageyama | Feb 2009 | A1 |
20100007021 | Choo et al. | Jan 2010 | A1 |
20100087042 | Kim et al. | Apr 2010 | A1 |
20100221889 | Youn | Sep 2010 | A1 |
20100237313 | Mikawa et al. | Sep 2010 | A1 |
20100270677 | Usami | Oct 2010 | A1 |
20100283026 | Mikawa et al. | Nov 2010 | A1 |
20110001216 | Inoue | Jan 2011 | A1 |
20110121375 | Kawahara et al. | May 2011 | A1 |
20110284991 | Hijioka et al. | Nov 2011 | A1 |
20110291235 | Xiao et al. | Dec 2011 | A1 |
20120025285 | Choi | Feb 2012 | A1 |
20120025347 | Choi | Feb 2012 | A1 |
20120032299 | Wang | Feb 2012 | A1 |
20120193760 | Manabe et al. | Aug 2012 | A1 |
20120223412 | Baars et al. | Sep 2012 | A1 |
20120313218 | Fujimori et al. | Dec 2012 | A1 |
20130056850 | Kume et al. | Mar 2013 | A1 |
20130113075 | Feng et al. | May 2013 | A1 |
20130175666 | Tran et al. | Jul 2013 | A1 |
20130271938 | Lindert et al. | Oct 2013 | A1 |
20130285203 | Hiroi et al. | Oct 2013 | A1 |
20140042590 | Chen et al. | Feb 2014 | A1 |
20140144681 | Pushparaj et al. | May 2014 | A1 |
20150102461 | Lee | Apr 2015 | A1 |
Entry |
---|
Brain, A 22nm High Performance Embedded DRAM SoC Technology Featuring Tri-gate Transistors and MIMCAP COB, Jun. 11, 2013. |
Barth, A 45 nm SOI Embedded DRAM Macro for the POWER(TM) Processor 32 MByte On-Chip L3 Cache, Nov. 22, 2010. |
Narasimha, 22nm High-Performance SOI Technology Featuring Dual-Embedded Stressors, Epi-Plate High-K Deep-Trench Embedded DRAM and Self-Aligned Via 15LM BEOL, Dec. 10, 2012. |
Butt, A 0.039 square micrometer High Performance eDRAM Cell based on 32nm High-K/Metal SOI Technology, Dec. 6, 2010. |
Crémer, COLK cell: A new embedded DRAM architecture for advanced CMOS nodes, Sep. 14, 2010. |
Vernet, 32nm embedded DRAM reaching 400MHz and 0.1mm squared/Mb on a Low Cost and Low Power process, May 22, 2011. |
Number | Date | Country | |
---|---|---|---|
20150214293 A1 | Jul 2015 | US |