The invention relates generally to microelectromechanical systems (MEMS) devices and more particularly to MEMS devices and electrical devices on a single wafer.
MEMS devices, such as sensors, and related electrical devices, such as an application-specific integrated circuit (ASIC), are typically implemented on separate chips because the fabrication processes for each are incompatible with the other. For example, in modern CMOS technologies it can be critical to avoid high temperatures in order to preserve doping profiles, whereas high temperature steps may be necessary in steps of the electrical device fabrication. There are many disadvantages associated with two-chip solutions, including more complex and expensive packaging and the inability to implement applications requiring processing of very small signals.
More recently, so-called “MEMS first” processes have been developed for integrating MEMS and electrical devices on a single chip. Such processes, however, still present drawbacks and disadvantages, leaving room for improvement.
Therefore, there is a need for improved systems and methods that enable MEMS and electrical devices to be implemented on a single wafer.
Embodiments are directed to monolithic integrated MEMS sensor devices and electrical devices and method related thereto.
In an embodiment, a method of forming a monolithic integrated sensor device comprises forming a microelectromechanical system (MEMS) device on a non-silicon-on-insulator (non-SOI) substrate by: forming a monocrystalline sacrificial layer on the non-SOI substrate, depositing a first silicon layer on the monocrystalline sacrificial layer, forming a cavity in the monocrystalline sacrificial layer via at least one release aperture in the first silicon layer, and sealing the cavity by depositing a second silicon layer; and forming an electrical device on the non-SOI substrate, the electrical device comprising at least a portion of the second silicon layer.
In an embodiment, a monolithic integrated sensor device comprises a microelectromechanical system (MEMS) sensor formed on a substrate, the MEMS sensor comprising a cavity resulting from a monocrystalline sacrificial layer on a non-silicon-on-insulator (non-SOI) substrate, wherein at least one release aperture for the cavity is sealed by a silicon layer; and an electrical device comprising a portion of the silicon layer and arranged on the non-SOI substrate laterally with respect to the MEMS sensor.
In an embodiment, a method of forming a monolithic integrated sensor device comprises obtaining a non-silicon-on-insulator (non-SOI) substrate; forming an implanted layer on the non-SOI substrate; patterning a monocrystalline sacrificial layer on the implanted layer; depositing a first silicon layer on the monocrystalline sacrificial layer, the first silicon layer comprising at least one release aperture; etching the monocrystalline sacrificial layer through the release aperture to form a cavity; and sealing the cavity by depositing a second silicon layer on the first silicon layer.
The invention may be more completely understood in consideration of the following detailed description of various embodiments of the invention in connection with the accompanying drawings, in which:
While the invention is amenable to various modifications and alternative forms, specifics thereof have been shown by way of example in the drawings and will be described in detail. It should be understood, however, that the intention is not to limit the invention to the particular embodiments described. On the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Embodiments relate to MEMS devices, particularly MEMS devices integrated with related electrical devices on a single wafer. Embodiments utilize a modular process flow concept as part of a MEMS-first approach, enabling use of a novel cavity sealing process. The impact and potential detrimental effects on the electrical devices by the MEMS processing are thereby reduced or eliminated. At the same time, a highly flexible solution is provided that enables implementation of a variety of measurement principles, including capacitive and piezoresistive. A variety of sensor applications can therefore be addressed with improved performance and quality while remaining cost-effective.
In
In
In
In
Referring to
Referring to
Referring to
Because of the monocrystalline silicon 226, electrical devices like a MOS transistor 228 can be formed on the same wafer 202 in common CMOS or BICMOS processes. Lateral electrical isolation can be provided by isolation trenches 230, with electrical contact to the bottom and top electrodes of the capacitive sensor device provided by contact structures 232.
A common wafer finishing process with intermetal oxide 234, electrical contacts 236 and metallization 238 can be applied. After sensor release 240 and passivation 242, a capacitive sensor device 244, such as a pressure sensor, has been formed with an electrical device, such as transistor 228, on the same wafer 202. In other embodiments, sensor device 244 can comprise another sensor technology and transistor 228 can comprise some other electrical device. While
Device 300 comprises a silicon substrate 302 with an implanted layer 304. In an embodiment, substrate 302 is a p-type substrate, and layer 304 is an n-type implanted layer. A monocrystalline sacrificial layer 306 is formed on layer 304. Sacrificial layer 306 can comprise, for example, SiGe or doped silicon having a different dopant type and/or concentration than the silicon material at the interface of layers 304 and 306.
Monocrystalline sacrificial layer 306 enables formation of a monocrystalline layer 308 on layer 306 by epitaxial growth. Through release apertures 310, a cavity 312 can be formed by sacrificial etch, such as is described in DE19700290 discussed above. In embodiments, cavity 312 is about 50 nm to about 100 nm high (with respect to the orientation of the drawing on the page). An optional cavity passivation layer 314, such as silicon oxide or silicon nitride or some other suitable material, is deposited and etched back on the wafer surface to assist with later cavity sealing. A silicon layer 316 deposited by epitaxial growth seals cavity 312, with cavity passivation layer 314, if present, assisting to avoid silicon growth inside cavity 312 under certain process conditions. The result thus far is a monocrystalline silicon sealed membrane 316 on top of a cavity 312, with the monocrystalline silicon also on all other areas of the wafer surface. Implantation of piezoresistors 318 on monocrystalline membrane 316 provides a piezoresistive sensor device 320.
The monocrystalline silicon 316 enables electrical devices such as a MOS transistor 322 to be processed in common CMOS or BICMOS processing concepts on the same wafer 302. A common wafer finishing process with intermetal oxide 324, electrical contacts 326 and metallization 328 can be applied. After sensor release 330 and passivation 332, a piezoresistive sensor device 334, such as a pressure sensor, has been formed next an electrical device, such as a transistor 322, on the same wafer 302. In other embodiments, sensor device 334 can comprise another sensor technology and transistor 322 can comprise some other electrical device. While
Referring to
In
In
In
In
In
In
A silicon layer 516 is then deposited by epitaxial growth, sealing cavity 512. Cavity passivation layer 514 can help to avoid silicon growth inside cavity 512 under certain process conditions. The result is thus a monocrystalline silicon sealed membrane 516 on cavity 512, with monocrystalline silicon on all other areas of the wafer surface.
Implantation of piezoresistors 518 on the monocrystalline membrane 516 forms a piezoresistive sensor device 520.
Monocrystalline layer 516 enables electrical devices, such as a MOS transistor 522, to be processed in common CMOS or BICMOS on the same wafer 502. A common wafer finishing process with intermetal oxide 524, electrical contacts 526 and metallization 528 can be applied. After sensor release 530 and passivation 532, a piezoresistive sensor device 520, such as a pressure sensor, is formed next to an electrical device, such as transistor 522 or some other device, on the same wafer 502. In other embodiments, sensor device 520 can comprise another sensor technology, and transistor 522 can comprise some other electrical device. While
Embodiments thereby provide cost-efficient, flexible solutions for monolithic integration of MEMS structures in modern CMOS and BICMOS technologies. Negative interactions between MEMS and electrical processing steps are avoided, at least in part by utilizing a novel cavity sealing process. The smaller dimensions of the cavity that can be implemented in embodiments also improve the robustness of the device, reducing the risk of over-stress. Further, advantages in test stages of manufacturing can also be provided in embodiments by enabling use of an applied voltage rather than a physical pressure or acceleration load, thereby reducing test complexity and efforts. This is enabled at least in part by the narrower cavity. High flexibility for a variety of sensing principles, such as capacitive and piezoresistive, is provided based on the same MEMS technology platform.
Various embodiments of systems, devices and methods have been described herein. These embodiments are given only by way of example and are not intended to limit the scope of the invention. It should be appreciated, moreover, that the various features of the embodiments that have been described may be combined in various ways to produce numerous additional embodiments. Moreover, while various materials, dimensions, shapes, configurations and locations, etc. have been described for use with disclosed embodiments, others besides those disclosed may be utilized without exceeding the scope of the invention.
Persons of ordinary skill in the relevant arts will recognize that the invention may comprise fewer features than illustrated in any individual embodiment described above. The embodiments described herein are not meant to be an exhaustive presentation of the ways in which the various features of the invention may be combined. Accordingly, the embodiments are not mutually exclusive combinations of features; rather, the invention may comprise a combination of different individual features selected from different individual embodiments, as understood by persons of ordinary skill in the art.
Any incorporation by reference of documents above is limited such that no subject matter is incorporated that is contrary to the explicit disclosure herein. Any incorporation by reference of documents above is further limited such that no claims included in the documents are incorporated by reference herein. Any incorporation by reference of documents above is yet further limited such that any definitions provided in the documents are not incorporated by reference herein unless expressly included herein.
For purposes of interpreting the claims for the present invention, it is expressly intended that the provisions of Section 112, sixth paragraph of 35 U.S.C. are not to be invoked unless the specific terms “means for” or “step for” are recited in a claim.
This application is a division of application Ser. No. 13/032,334 filed Feb. 22, 2011, which is hereby fully incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4317126 | Gragg, Jr. | Feb 1982 | A |
4966663 | Mauger | Oct 1990 | A |
5129981 | Wang | Jul 1992 | A |
5167778 | Kaneko | Dec 1992 | A |
5332469 | Mastrangelo | Jul 1994 | A |
5445718 | Wang | Aug 1995 | A |
5501893 | Laermer | Mar 1996 | A |
5719073 | Shaw | Feb 1998 | A |
5968336 | Rolfson | Oct 1999 | A |
6006607 | Bryzek | Dec 1999 | A |
6093330 | Chong | Jul 2000 | A |
6122964 | Mohaupt | Sep 2000 | A |
6357299 | Aigner | Mar 2002 | B1 |
6379990 | Muller | Apr 2002 | B1 |
6531068 | Laermer | Mar 2003 | B2 |
6653702 | Ishio | Nov 2003 | B2 |
6662663 | Chen | Dec 2003 | B2 |
7288824 | Partridge | Oct 2007 | B2 |
7300854 | Benzel | Nov 2007 | B2 |
7321156 | Fischer et al. | Jan 2008 | B2 |
7629657 | Partridge | Dec 2009 | B2 |
7833405 | Benzel | Nov 2010 | B2 |
7859067 | Partridge | Dec 2010 | B2 |
8421169 | Kittilsland | Apr 2013 | B2 |
20020020053 | Fonash | Feb 2002 | A1 |
20020086456 | Cunningham | Jul 2002 | A1 |
20020086551 | Beetz | Jul 2002 | A1 |
20020137348 | Micak | Sep 2002 | A1 |
20020148807 | Zhao | Oct 2002 | A1 |
20020185469 | Podlesnik | Dec 2002 | A1 |
20030215974 | Kawasaki et al. | Nov 2003 | A1 |
20040067346 | Hofmann | Apr 2004 | A1 |
20050176198 | Kudelka | Aug 2005 | A1 |
20050260783 | Lutz et al. | Nov 2005 | A1 |
20060231521 | Chilcott | Oct 2006 | A1 |
20060292877 | Lake | Dec 2006 | A1 |
20070072428 | Chilcott | Mar 2007 | A1 |
20070077727 | Huang | Apr 2007 | A1 |
20070170528 | Partridge | Jul 2007 | A1 |
20080061029 | Lai | Mar 2008 | A1 |
20080237756 | Partridge et al. | Oct 2008 | A1 |
20080293250 | Dussart | Nov 2008 | A1 |
20090007681 | Stewart et al. | Jan 2009 | A1 |
20090309175 | Partridge | Dec 2009 | A1 |
20100001615 | Steeneken | Jan 2010 | A1 |
20100003143 | Toonder | Jan 2010 | A1 |
20100147070 | Jun | Jun 2010 | A1 |
20100313660 | Nishikage | Dec 2010 | A1 |
20110132872 | Van De Sande | Jun 2011 | A1 |
20110207323 | Ditizio | Aug 2011 | A1 |
20110227558 | Mannion | Sep 2011 | A1 |
20120126346 | Hoechst | May 2012 | A1 |
20120205753 | Adams | Aug 2012 | A1 |
20120235254 | Mohanakrishnaswamy et al. | Sep 2012 | A1 |
20120264249 | Kundalgurki | Oct 2012 | A1 |
20150001665 | Kautzsch | Jan 2015 | A1 |
Number | Date | Country |
---|---|---|
101267689 | Sep 2008 | CN |
101479185 | Jul 2009 | CN |
40 00 496 | Feb 1991 | DE |
19700290 | Jul 1998 | DE |
WO2007087021 | Aug 2007 | WO |
WO 2010052684 | May 2010 | WO |
Entry |
---|
Data Sheet 2210 1 axis accelerometer downloaded from URL < http://www.silicondesigns.com/ds/ds2210.html > on Jan. 31, 2015. |
SP110 0.11 um standard cell ASIC downloaded from URL < http://www.onsemi.com/PowerSolutions/content.do?id=16649 > on Jan. 31, 2015. |
BOSCH, Research Info, Revolution Under the Hood, http://researchinfo.bosch.com, Issue Jan. 2003, 4 pages. |
Dr. Peter Ernst, MEMS @ BOSCH: Automotive Applications and Beyond, Jun. 4, 2007, 9 pages. |
Vigna, Benedetto, EE Times, Making Mems: A Short Guide, Oct. 7, 2008, 2 pages. |
LPS001 WP, MEMS pressure sensor 300-1100 mbar absolute digital output barometer, Doc ID 18171, Rev. 1, Nov. 2010, pp. 1-30. |
SiTime: It's About Time, SiTime's MEMS First™ Process, SiT-AN20001 Rev. 1.7, Feb. 17, 2009, pp. 1-6. |
Rogers, T., Selective Anodization Using Masked Deep Ion Implantation, J. Micromech. Micreng. 3. 1993, p. 146-148. |
Prime Faraday Techology Watch, ISBN 1-84402-020-7, An Introduction to MEMS, Jan. 2002, An Introduction to MEMS (Micro-electromechanical Systems). |
Semiconductor Materials Prduct Guide, MEMC at p. 5 downloaded from URL http://sunedisonsilicon.com/assets/file/products/semiconductor/SunEdison—Semiconductor—Brochure.pdf, Aug. 29, 2013. |
Definition of Standard downloaded from URL http:www.thefreedictionary.com/standard on Sep. 1, 2013. |
Chinese Office Action, Chinese Application No. 201210038129.2, mailed Jun. 24, 2014, 8 pages. |
Application and File History for U.S. Appl. No. 13/864,762, filed Apr. 17, 2013, Inventors: Behrendt et al. |
Number | Date | Country | |
---|---|---|---|
20140252422 A1 | Sep 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13032334 | Feb 2011 | US |
Child | 14281251 | US |